|
|
|
You can use the Synopsys® FPGA Compiler II design entry/synthesis tool to create, synthesize, and optimize a project and then generate an EDIF Input File (.edf) for compilation in the Quartus® II software. The following steps describe the typical flow to create, synthesize, and optimize a project, and generate an EDIF Input File:
Assign Design Constraints and Optimize the Design with the FPGA Compiler II Software
Generate EDIF Netlist Files with the FPGA Compiler II Software
You can use Altera-provided megafunctions in EDA tools by using the MegaWizard® Plug-In Manager (Tools menu) to create custom megafunction variations that are based on Altera-provided megafunctions, including library of parameterized modules (LPM) functions. Refer to the following topics for information on how to use specific megafunctions. You can use the same procedures and principles to use similar megafunctions in other designs.
More information is available on other EDA design entry/synthesis tools on the Altera® web site. |
- PLDWorld - |
|
Created by chm2web html help conversion utility. |