Devices

EP1SGX10 Devices



The EP1SGX10, a member of the Stratix GX device family, provides 10,936 registers; 920,448 memory bits; and 10,570 logic elements. The dedicated gigabit transceiver block (GXB) circuitry includes up to 8 high-speed transceiver channels, each incorporating clock data recovery (CDR) technology and embedded SERDES capability at data rates of up to 3.125 gigabits per second (Gbps).  (See Note (12))  It also includes 22 source-synchronous full-duplex channels and provides dedicated circuitry with support for differential I/O standards at up to 1 Gbps when using dynamic phase alignment (DPA), and 840 Mbps when not using DPA. Stratix GX devices also provide enhanced PLLs, fast PLLs, and regional clock networks to increase performance, and provide advanced clock interfacing and clock-frequency synthesis.

Stratix GX devices are suitable for memory functions and complex logic functions, such as digital signal processing, wide data-path manipulation, data transformation, and microcontrollers. The high-pin-count EP1SGX10 device contains a two-dimensional row- and column-based architecture to implement custom logic.

The EP1SGX10 is available in 672-pin FineLine BGA® packages with 366 I/O pins.  (See Note (11))  The logic array consists of LABs, with 10 logic elements in each LAB. The device's 10,570 logic elements are grouped into LABs arranged into 30 rows and 40 columns. M512 and M4K memory blocks are grouped into columns across the device and between certain labs, and mega RAMs are located individually or in pairs within the logic array of the device. The M512 and M4K memory blocks contain 576 and 4,608 programmable bits, respectively, and the mega RAMs contains 589,824 RAM bits. The M512 memory block can be configured dual- and single-port RAM, FIFO buffers, and (ROM); the M4K memory block can be configured as true dual-port, dual-port, and single-port RAM, FIFO buffers, and ROM; and the mega RAMs can be configured as true dual-port, dual-port, and single-port RAM, and FIFO buffers.

Each I/O element contains a bidirectional I/O buffer and 6 registers for a complete bidirectional I/O element. The I/O element contains individual input, output, and output enable registers. The input register provides fast setup times, the output register provides fast clock-to-output times, and the output enable register provides fast clock-to-output enable times. The EP1SGX10 also contains 12 dedicated clock pins for control signals with large fan-outs. In addition, all Stratix GX devices include enhanced and fast phase-locked loop (PLL) circuitry. The EP1SGX10 supports ICR and JTAG BST. The EP1SGX10 JTAG Instruction Register length is 10; the Boundary-Scan Register length is 1,317; and the JTAG ID code is 0x020410DD.

NOTE Preliminary support for new device packages may be available for this device. Pin-outs for devices with preliminary support are subject to change. For information on preliminary device support, refer to Quartus® II Software Release Notes, available on the Altera® web site. For complete information on the EP1SGX10 device, refer to the current Stratix GX Programmable Logic Device Family Data Sheet, which is available from the Literature section of the Altera web site.

The following table displays the pin-out information for EP1SGX10 devices:

 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Row Input 0 DIFFIO_RX21p 12 2 IOC_X0_Y30_N2 F25 F25
Row Input 1 DIFFIO_RX21n 12 2 IOC_X0_Y30_N3 F26 F26
Row I/O 2 DIFFIO_TX21p 12 2 IOC_X0_Y30_N0 H19 H19
Row I/O 3 DIFFIO_TX21n 12 2 IOC_X0_Y30_N1 H20 H20
Row Input 4 DIFFIO_RX20p/RUP2 12 2 IOC_X0_Y29_N2 G25 G25
Row Input 5 DIFFIO_RX20n/RDN2 12 2 IOC_X0_Y29_N3 G26 G26
Row I/O 6 DIFFIO_TX20p 12 2 IOC_X0_Y29_N0 J21 J21
Row I/O 7 DIFFIO_TX20n 12 2 IOC_X0_Y29_N1 J22 J22
Row Input 8 DIFFIO_RX19p 12 2 IOC_X0_Y28_N2 H25 H25
Row Input 9 DIFFIO_RX19n 12 2 IOC_X0_Y28_N3 H26 H26
Row I/O 10 DIFFIO_TX19p 12 2 IOC_X0_Y28_N0 K21 K21
Row I/O 11 DIFFIO_TX19n 12 2 IOC_X0_Y28_N1 K22 K22
Vref 12 - - 2 - L17 L17
Row Input 13 DIFFIO_RX18p 12 2 IOC_X0_Y27_N2 J23 J23
Row Input 14 DIFFIO_RX18n 12 2 IOC_X0_Y27_N3 J24 J24
Row I/O 15 DIFFIO_TX18p 12 2 IOC_X0_Y27_N0 J19 J19
Row I/O 16 DIFFIO_TX18n 12 2 IOC_X0_Y27_N1 J20 J20
Row Input 17 DIFFIO_RX17p 12 2 IOC_X0_Y26_N2 H23 H23
Row Input 18 DIFFIO_RX17n 12 2 IOC_X0_Y26_N3 H24 H24
Row I/O 19 DIFFIO_TX17p 12 2 IOC_X0_Y26_N0 K19 K19
Row I/O 20 DIFFIO_TX17n 12 2 IOC_X0_Y26_N1 K20 K20
Row Input 21 DIFFIO_RX16p 12 2 IOC_X0_Y25_N2 J25 J25
Row Input 22 DIFFIO_RX16n 12 2 IOC_X0_Y25_N3 J26 J26
Row I/O 23 DIFFIO_TX16p 12 2 IOC_X0_Y25_N0 L21 L21
Row I/O 24 DIFFIO_TX16n 12 2 IOC_X0_Y25_N1 L22 L22
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Row Input 25 DIFFIO_RX15p 37 2 IOC_X0_Y24_N2 K25 K25
Row Input 26 DIFFIO_RX15n 37 2 IOC_X0_Y24_N3 K26 K26
Row I/O 27 DIFFIO_TX15p 37 2 IOC_X0_Y24_N0 K17 K17
Row I/O 28 DIFFIO_TX15n 37 2 IOC_X0_Y24_N1 K18 K18
Row Input 29 DIFFIO_RX14p 37 2 IOC_X0_Y23_N2 K23 K23
Row Input 30 DIFFIO_RX14n 37 2 IOC_X0_Y23_N3 K24 K24
Row I/O 31 DIFFIO_TX14p 37 2 IOC_X0_Y23_N0 L19 L19
Row I/O 32 DIFFIO_TX14n 37 2 IOC_X0_Y23_N1 L20 L20
Row Input 33 DIFFIO_RX13p 37 2 IOC_X0_Y22_N2 L23 L23
Row Input 34 DIFFIO_RX13n 37 2 IOC_X0_Y22_N3 L24 L24
Row I/O 35 DIFFIO_TX13p 37 2 IOC_X0_Y22_N0 M21 M21
Row I/O 36 DIFFIO_TX13n 37 2 IOC_X0_Y22_N1 M22 M22
Vref 37 - - 2 - L18 L18
Row Input 38 DIFFIO_RX12p 37 2 IOC_X0_Y21_N2 M23 M23
Row Input 39 DIFFIO_RX12n 37 2 IOC_X0_Y21_N3 M24 M24
Row I/O 40 DIFFIO_TX12p 37 2 IOC_X0_Y21_N0 M19 M19
Row I/O 41 DIFFIO_TX12n 37 2 IOC_X0_Y21_N1 M20 M20
Row Input 42 DIFFIO_RX11p 37 2 IOC_X0_Y20_N2 L25 L25
Row Input 43 DIFFIO_RX11n 37 2 IOC_X0_Y20_N3 M25 M25
Row I/O 44 DIFFIO_TX11p 37 2 IOC_X0_Y20_N0 M17 M17
Row I/O 45 DIFFIO_TX11n 37 2 IOC_X0_Y20_N1 M18 M18
Dedicated Clock 46 CLK0n 37 2 IOC_X0_Y19_N2 N26 N26
Dedicated Clock 47 CLK0p 37 2 IOC_X0_Y19_N3 N25 N25
Row I/O 48 CLK1n 37 2 IOC_X0_Y19_N0 N24 N24
Dedicated Clock 49 CLK1p 37 2 IOC_X0_Y19_N1 N23 N23
Dedicated Clock 50 CLK2p 62 1 IOC_X0_Y12_N2 P25 P25
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Dedicated Clock 51 CLK2n 62 1 IOC_X0_Y12_N3 P26 P26
Dedicated Clock 52 CLK3p 62 1 IOC_X0_Y12_N0 P23 P23
Row I/O 53 CLK3n 62 1 IOC_X0_Y12_N1 P24 P24
Row Input 54 DIFFIO_RX10p 62 1 IOC_X0_Y11_N2 R25 R25
Row Input 55 DIFFIO_RX10n 62 1 IOC_X0_Y11_N3 T25 T25
Row I/O 56 DIFFIO_TX10p 62 1 IOC_X0_Y11_N0 R17 R17
Row I/O 57 DIFFIO_TX10n 62 1 IOC_X0_Y11_N1 R18 R18
Row Input 58 DIFFIO_RX9p 62 1 IOC_X0_Y10_N2 U25 U25
Row Input 59 DIFFIO_RX9n 62 1 IOC_X0_Y10_N3 U26 U26
Row I/O 60 DIFFIO_TX9p 62 1 IOC_X0_Y10_N0 R19 R19
Row I/O 61 DIFFIO_TX9n 62 1 IOC_X0_Y10_N1 R20 R20
Vref 62 - - 1 - R16 R16
Row Input 63 DIFFIO_RX8p 62 1 IOC_X0_Y9_N2 R23 R23
Row Input 64 DIFFIO_RX8n 62 1 IOC_X0_Y9_N3 R24 R24
Row I/O 65 DIFFIO_TX8p 62 1 IOC_X0_Y9_N0 R21 R21
Row I/O 66 DIFFIO_TX8n 62 1 IOC_X0_Y9_N1 R22 R22
Row Input 67 DIFFIO_RX7p 62 1 IOC_X0_Y8_N2 V25 V25
Row Input 68 DIFFIO_RX7n 62 1 IOC_X0_Y8_N3 V26 V26
Row I/O 69 DIFFIO_TX7p 62 1 IOC_X0_Y8_N0 T19 T19
Row I/O 70 DIFFIO_TX7n 62 1 IOC_X0_Y8_N1 T20 T20
Row Input 71 DIFFIO_RX6p 62 1 IOC_X0_Y7_N2 T23 T23
Row Input 72 DIFFIO_RX6n 62 1 IOC_X0_Y7_N3 T24 T24
Row I/O 73 DIFFIO_TX6p 62 1 IOC_X0_Y7_N0 T21 T21
Row I/O 74 DIFFIO_TX6n 62 1 IOC_X0_Y7_N1 T22 T22
Row Input 75 DIFFIO_RX5p 87 1 IOC_X0_Y6_N2 W25 W25
Row Input 76 DIFFIO_RX5n 87 1 IOC_X0_Y6_N3 W26 W26
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Row I/O 77 DIFFIO_TX5p 87 1 IOC_X0_Y6_N0 U17 U17
Row I/O 78 DIFFIO_TX5n 87 1 IOC_X0_Y6_N1 U18 U18
Row Input 79 DIFFIO_RX4p 87 1 IOC_X0_Y5_N2 U23 U23
Row Input 80 DIFFIO_RX4n 87 1 IOC_X0_Y5_N3 U24 U24
Row I/O 81 DIFFIO_TX4p 87 1 IOC_X0_Y5_N0 U19 U19
Row I/O 82 DIFFIO_TX4n 87 1 IOC_X0_Y5_N1 U20 U20
Row Input 83 DIFFIO_RX3p 87 1 IOC_X0_Y4_N2 W23 W23
Row Input 84 DIFFIO_RX3n 87 1 IOC_X0_Y4_N3 W24 W24
Row I/O 85 DIFFIO_TX3p 87 1 IOC_X0_Y4_N0 V19 V19
Row I/O 86 DIFFIO_TX3n 87 1 IOC_X0_Y4_N1 V20 V20
Vref 87 - - 1 - T18 T18
Row Input 88 DIFFIO_RX2p 87 1 IOC_X0_Y3_N2 V23 V23
Row Input 89 DIFFIO_RX2n 87 1 IOC_X0_Y3_N3 V24 V24
Row I/O 90 DIFFIO_TX2p 87 1 IOC_X0_Y3_N0 U21 U21
Row I/O 91 DIFFIO_TX2n 87 1 IOC_X0_Y3_N1 U22 U22
Row Input 92 DIFFIO_RX1p/RUP1 87 1 IOC_X0_Y2_N2 Y25 Y25
Row Input 93 DIFFIO_RX1n/RDN1 87 1 IOC_X0_Y2_N3 Y26 Y26
Row I/O 94 DIFFIO_TX1p 87 1 IOC_X0_Y2_N0 V21 V21
Row I/O 95 DIFFIO_TX1n 87 1 IOC_X0_Y2_N1 V22 V22
Row Input 96 DIFFIO_RX0p 87 1 IOC_X0_Y1_N2 Y23 Y23
Row Input 97 DIFFIO_RX0n 87 1 IOC_X0_Y1_N3 Y24 Y24
Row I/O 98 DIFFIO_TX0p 87 1 IOC_X0_Y1_N0 W19 W19
Row I/O 99 DIFFIO_TX0n 87 1 IOC_X0_Y1_N1 W20 W20
Column I/O 100 DQ9B7 112 8 IOC_X1_Y0_N1 AF23 AF23
Column I/O 101 DQ9B6 112 8 IOC_X1_Y0_N0 AE22 AE22
Column I/O 102 DQ9B5 112 8 IOC_X1_Y0_N3 AD22 AD22
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 103 DQ9B4 112 8 IOC_X1_Y0_N2 AF22 AF22
Column I/O 104 DQ9B3 112 8 IOC_X1_Y0_N5 AF21 AF21
Column I/O 105 DQS9B 112 8 IOC_X1_Y0_N4 AE21 AE21
Column I/O 106 DQ9B2 112 8 IOC_X3_Y0_N1 AD21 AD21
Column I/O 107 DQ8B7 112 8 IOC_X3_Y0_N0 AF20 AF20
Column I/O 108 DQ9B1 112 8 IOC_X3_Y0_N3 AD20 AD20
Column I/O 109 DQ8B6 112 8 IOC_X3_Y0_N2 AE19 AE19
Column I/O 110 DQ9B0 112 8 IOC_X3_Y0_N5 AE20 AE20
Column I/O 111 DQ8B5 112 8 IOC_X3_Y0_N4 AD18 AD18
Vref 112 - - 8 - V18 V18
Column I/O 113 DQ8B4 112 8 IOC_X5_Y0_N1 AD19 AD19
Column I/O 114 DQ8B3 112 8 IOC_X5_Y0_N0 AF19 AF19
Column I/O 115 DQS8B 112 8 IOC_X5_Y0_N3 AE18 AE18
Column I/O 116 DQ8B2 112 8 IOC_X5_Y0_N2 AF17 AF17
Column I/O 117 DQ8B1 112 8 IOC_X5_Y0_N5 AC18 AC18
Column I/O 118 DQ8B0 112 8 IOC_X5_Y0_N4 AF18 AF18
Column I/O 119 DQ7B2 112 8 IOC_X7_Y0_N1 AB17 AB17
Column I/O 120 DQ7B7 112 8 IOC_X7_Y0_N0 Y18 Y18
Column I/O 121 DQ7B6 112 8 IOC_X7_Y0_N3 AA18 AA18
Column I/O 122 DQ7B5 112 8 IOC_X7_Y0_N2 AB18 AB18
Column I/O 123 DQ7B4 112 8 IOC_X7_Y0_N5 W18 W18
Column I/O 124 DQ7B3 112 8 IOC_X7_Y0_N4 AB16 AB16
Column I/O 125 DQS7B 112 8 IOC_X9_Y0_N1 AA17 AA17
Column I/O 126 - 112 8 IOC_X9_Y0_N0 Y16 Y16
Column I/O 127 DQ7B1 112 8 IOC_X9_Y0_N3 W17 W17
Column I/O 128 - 112 8 IOC_X9_Y0_N2 AA16 AA16
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 129 DQ7B0 112 8 IOC_X9_Y0_N5 Y17 Y17
Column I/O 130 DQ6B7 112 8 IOC_X9_Y0_N4 AE17 AE17
Column I/O 131 DQ6B6 149 8 IOC_X12_Y0_N1 AD17 AD17
Column I/O 132 DQ6B5 149 8 IOC_X12_Y0_N0 AD15 AD15
Column I/O 133 DQ6B4 149 8 IOC_X12_Y0_N3 AE16 AE16
Column I/O 134 PGM2 149 8 IOC_X12_Y0_N2 T15 T15
Column I/O 135 FCLK3 149 8 IOC_X12_Y0_N5 T16 T16
Column I/O 136 FCLK2 149 8 IOC_X12_Y0_N4 U16 U16
Column I/O 137 DQ6B3 149 8 IOC_X17_Y0_N1 AC17 AC17
Column I/O 138 DQS6B 149 8 IOC_X17_Y0_N0 AD16 AD16
Column I/O 139 DQ6B2 149 8 IOC_X17_Y0_N3 AC15 AC15
Column I/O 140 CRC_ERROR 149 8 IOC_X17_Y0_N2 U15 U15
Column I/O 141 DQ6B1 149 8 IOC_X17_Y0_N5 AC16 AC16
Column I/O 142 DQ6B0 149 8 IOC_X17_Y0_N4 AE15 AE15
Column I/O 143 RDN8 149 8 IOC_X19_Y0_N1 R15 R15
Column I/O 144 RUP8 149 8 IOC_X19_Y0_N0 V16 V16
Column I/O 145 - 149 8 IOC_X19_Y0_N3 Y15 Y15
Column I/O 146 RDYnBSY 149 8 IOC_X19_Y0_N2 W16 W16
Column I/O 147 nCS 149 8 IOC_X19_Y0_N5 R13 R13
Column I/O 148 CS 149 8 IOC_X19_Y0_N4 U14 U14
Vref 149 - - 8 - V17 V17
Column I/O 150 CLK5n 149 8 IOC_X21_Y0_N1 AD14 AD14
Dedicated Clock 151 CLK5p 149 8 IOC_X21_Y0_N0 AC14 AC14
Column I/O 152 CLK4n 149 8 IOC_X21_Y0_N3 AF14 AF14
Dedicated Clock 153 CLK4p 149 8 IOC_X21_Y0_N2 AE14 AE14
PLL_ENA 154 PLL_ENA 149 8 IOC_X21_Y0_N5 W15 W15
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Dedicated Programming 155 MSEL0 149 8 IOC_X21_Y0_N4 U13 U13
Dedicated Programming 156 MSEL1 149 8 IOC_X23_Y0_N1 T13 T13
Dedicated Programming 157 MSEL2 149 8 IOC_X23_Y0_N0 V14 V14
Column I/O 158 PLL6_OUT3n 149 12 IOC_X23_Y0_N3 AF13 AF13
Column I/O 159 PLL6_OUT3p 149 12 IOC_X23_Y0_N2 AE13 AE13
Column I/O 160 PLL6_OUT2n 149 12 IOC_X23_Y0_N5 AB14 AB14
Column I/O 161 PLL6_OUT2p 149 12 IOC_X23_Y0_N4 AA14 AA14
Column I/O 162 PLL6_FBn 149 11 IOC_X25_Y0_N1 AE12 AE12
Column I/O 163 PLL6_FBp 149 11 IOC_X25_Y0_N0 AD12 AD12
Column I/O 164 PLL6_OUT1n 149 11 IOC_X25_Y0_N3 AB13 AB13
Column I/O 165 PLL6_OUT1p 149 11 IOC_X25_Y0_N2 AA13 AA13
Column I/O 166 PLL6_OUT0n 149 11 IOC_X25_Y0_N5 AD13 AD13
Column I/O 167 PLL6_OUT0p 149 11 IOC_X25_Y0_N4 AC13 AC13
Dedicated Clock 168 CLK7p 186 7 IOC_X29_Y0_N1 Y12 Y12
Column I/O 169 CLK7n 186 7 IOC_X29_Y0_N0 AA12 AA12
Dedicated Clock 170 CLK6p 186 7 IOC_X29_Y0_N3 AB12 AB12
Column I/O 171 CLK6n 186 7 IOC_X29_Y0_N2 AC12 AC12
Dedicated Programming 172 nCE 186 7 IOC_X29_Y0_N5 P9 P9
Dedicated Programming 173 nCE 186 7 IOC_X29_Y0_N4 T9 T9
Column I/O 174 - 186 7 IOC_X31_Y0_N1 Y11 Y11
Column I/O 175 - 186 7 IOC_X31_Y0_N0 AA11 AA11
Column I/O 176 PGM0 186 7 IOC_X31_Y0_N3 R10 R10
Dedicated Programming 177 nIO_PULLUP 186 7 IOC_X31_Y0_N2 T10 T10
Dedicated Programming 178 VCCSEL 186 7 IOC_X31_Y0_N5 R9 R9
Dedicated Programming 179 PORSEL 186 7 IOC_X31_Y0_N4 U10 U10
Column I/O 180 INIT_DONE 186 7 IOC_X33_Y0_N1 U11 U11
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 181 nRS 186 7 IOC_X33_Y0_N0 U9 U9
Column I/O 182 RUnLU 186 7 IOC_X33_Y0_N3 W11 W11
Column I/O 183 PGM1 186 7 IOC_X33_Y0_N2 U8 U8
Column I/O 184 RDN7 186 7 IOC_X33_Y0_N5 V8 V8
Column I/O 185 RUP7 186 7 IOC_X33_Y0_N4 Y10 Y10
Vref 186 - - 7 - V11 V11
Column I/O 187 DQ3B7 186 7 IOC_X36_Y0_N1 AF8 AF8
Column I/O 188 DQ3B6 186 7 IOC_X36_Y0_N0 AE11 AE11
Column I/O 189 DQ3B5 186 7 IOC_X36_Y0_N3 AE10 AE10
Column I/O 190 DEV_CLRn 186 7 IOC_X36_Y0_N2 W10 W10
Column I/O 191 DQ3B4 186 7 IOC_X36_Y0_N5 AF10 AF10
Column I/O 192 DQ3B3 186 7 IOC_X36_Y0_N4 AE8 AE8
Column I/O 193 DQS3B 186 7 IOC_X41_Y0_N1 AE9 AE9
Column I/O 194 DQ3B2 186 7 IOC_X41_Y0_N0 AF9 AF9
Column I/O 195 DQ3B1 186 7 IOC_X41_Y0_N3 AD9 AD9
Column I/O 196 DQ3B0 186 7 IOC_X41_Y0_N2 AD8 AD8
Column I/O 197 FCLK5 186 7 IOC_X41_Y0_N5 W9 W9
Column I/O 198 FCLK4 186 7 IOC_X41_Y0_N4 Y9 Y9
Column I/O 199 DQ2B7 217 7 IOC_X44_Y0_N1 AC9 AC9
Column I/O 200 DQ2B6 217 7 IOC_X44_Y0_N0 Y7 Y7
Column I/O 201 DQ2B5 217 7 IOC_X44_Y0_N3 AA7 AA7
Column I/O 202 DQ2B4 217 7 IOC_X44_Y0_N2 AC8 AC8
Column I/O 203 DQ2B3 217 7 IOC_X44_Y0_N5 AB9 AB9
Column I/O 204 DQS2B 217 7 IOC_X44_Y0_N4 AB7 AB7
Column I/O 205 DQ2B2 217 7 IOC_X46_Y0_N1 Y8 Y8
Column I/O 206 DQ1B7 217 7 IOC_X46_Y0_N0 AF5 AF5
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 207 DQ2B1 217 7 IOC_X46_Y0_N3 AA8 AA8
Column I/O 208 DQ1B6 217 7 IOC_X46_Y0_N2 AD7 AD7
Column I/O 209 DQ2B0 217 7 IOC_X46_Y0_N5 AB8 AB8
Column I/O 210 DQ1B5 217 7 IOC_X46_Y0_N4 AF7 AF7
Column I/O 211 DQ1B4 217 7 IOC_X48_Y0_N1 AE7 AE7
Column I/O 212 DQ1B3 217 7 IOC_X48_Y0_N0 AD6 AD6
Column I/O 213 DQS1B 217 7 IOC_X48_Y0_N3 AE6 AE6
Column I/O 214 DQ1B2 217 7 IOC_X48_Y0_N2 AF6 AF6
Column I/O 215 DQ1B1 217 7 IOC_X48_Y0_N5 AC7 AC7
Column I/O 216 DQ1B0 217 7 IOC_X48_Y0_N4 AC6 AC6
Vref 217 - - 7 - V10 V10
Column I/O 218 - 217 7 IOC_X50_Y0_N1 W7 W7
Column I/O 219 - 217 7 IOC_X50_Y0_N0 V7 V7
Column I/O 220 DQ0B7 217 7 IOC_X50_Y0_N3 AF4 AF4
Column I/O 221 DQ0B6 217 7 IOC_X50_Y0_N2 AE5 AE5
Column I/O 222 DQ0B5 217 7 IOC_X50_Y0_N5 AC4 AC4
Column I/O 223 DQ0B4 217 7 IOC_X50_Y0_N4 AD4 AD4
Column I/O 224 DQ0B3 217 7 IOC_X52_Y0_N1 AD5 AD5
Column I/O 225 DQS0B 217 7 IOC_X52_Y0_N0 AE4 AE4
Column I/O 226 DQ0B2 217 7 IOC_X52_Y0_N3 AE2 AE2
Column I/O 227 DQ0B1 217 7 IOC_X52_Y0_N2 AE3 AE3
Column I/O 228 DQ0B0 217 7 IOC_X52_Y0_N5 AC5 AC5
Column I/O 229 - 217 7 IOC_X52_Y0_N4 W8 W8
HSSI_RX 230 GXB_RX11n - 15 IOC_X53_Y3_N1 AC2 AC2
HSSI_RX 231 GXB_RX11p - 15 IOC_X53_Y3_N0 AC1 AC1
HSSI_TX 232 GXB_TX11n - 15 IOC_X53_Y4_N1 AA5 AA5
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
HSSI_TX 233 GXB_TX11p - 15 IOC_X53_Y4_N0 AA4 AA4
HSSI_RX 234 GXB_RX10n - 15 IOC_X53_Y5_N1 AA2 AA2
HSSI_RX 235 GXB_RX10p - 15 IOC_X53_Y5_N0 AA1 AA1
HSSI_TX 236 GXB_TX10n - 15 IOC_X53_Y6_N1 W5 W5
HSSI_TX 237 GXB_TX10p - 15 IOC_X53_Y6_N0 W4 W4
REFCLKB15n 238 - - 15 IOC_X53_Y8_N1 W2 W2
REFCLKB15p 239 - - 15 IOC_X53_Y8_N0 W1 W1
HSSI_RX 240 GXB_RX8n - 15 IOC_X53_Y9_N1 U2 U2
HSSI_RX 241 GXB_RX8p - 15 IOC_X53_Y9_N0 U1 U1
HSSI_TX 242 GXB_TX8n - 15 IOC_X53_Y10_N1 U5 U5
HSSI_TX 243 GXB_TX8p - 15 IOC_X53_Y10_N0 U4 U4
HSSI_RX 244 GXB_RX9n - 15 IOC_X53_Y11_N1 R2 R2
HSSI_RX 245 GXB_RX9p - 15 IOC_X53_Y11_N0 R1 R1
HSSI_TX 246 GXB_TX9n - 15 IOC_X53_Y12_N1 R5 R5
HSSI_TX 247 GXB_TX9p - 15 IOC_X53_Y12_N0 R4 R4
HSSI_RX 248 GXB_RX7n - 14 IOC_X53_Y21_N1 - N2
HSSI_RX 249 GXB_RX7p - 14 IOC_X53_Y21_N0 - N1
HSSI_TX 250 GXB_TX7n - 14 IOC_X53_Y22_N1 - N5
HSSI_TX 251 GXB_TX7p - 14 IOC_X53_Y22_N0 - N4
HSSI_RX 252 GXB_RX6n - 14 IOC_X53_Y23_N1 - L2
HSSI_RX 253 GXB_RX6p - 14 IOC_X53_Y23_N0 - L1
HSSI_TX 254 GXB_TX6n - 14 IOC_X53_Y24_N1 - L5
HSSI_TX 255 GXB_TX6p - 14 IOC_X53_Y24_N0 - L4
REFCLKB14n 256 - - 14 IOC_X53_Y26_N1 - J2
REFCLKB14p 257 - - 14 IOC_X53_Y26_N0 - J1
HSSI_RX 258 GXB_RX4n - 14 IOC_X53_Y27_N1 - G2
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
HSSI_RX 259 GXB_RX4p - 14 IOC_X53_Y27_N0 - G1
HSSI_TX 260 GXB_TX4n - 14 IOC_X53_Y28_N1 - J5
HSSI_TX 261 GXB_TX4p - 14 IOC_X53_Y28_N0 - J4
HSSI_RX 262 GXB_RX5n - 14 IOC_X53_Y29_N1 - E2
HSSI_RX 263 GXB_RX5p - 14 IOC_X53_Y29_N0 - E1
HSSI_TX 264 GXB_TX5n - 14 IOC_X53_Y30_N1 - G5
HSSI_TX 265 GXB_TX5p - 14 IOC_X53_Y30_N0 - G4
Column I/O 266 - 278 4 IOC_X52_Y31_N4 G9 G9
Column I/O 267 DQ0T0 278 4 IOC_X52_Y31_N5 B2 B2
Column I/O 268 DQ0T1 278 4 IOC_X52_Y31_N2 C2 C2
Column I/O 269 DQ0T2 278 4 IOC_X52_Y31_N3 C1 C1
Column I/O 270 DQS0T 278 4 IOC_X52_Y31_N0 C3 C3
Column I/O 271 DQ0T3 278 4 IOC_X52_Y31_N1 B3 B3
Column I/O 272 DQ0T4 278 4 IOC_X50_Y31_N4 D4 D4
Column I/O 273 DQ0T5 278 4 IOC_X50_Y31_N5 E4 E4
Column I/O 274 DQ0T6 278 4 IOC_X50_Y31_N2 B4 B4
Column I/O 275 DQ0T7 278 4 IOC_X50_Y31_N3 C4 C4
Column I/O 276 - 278 4 IOC_X50_Y31_N0 H7 H7
Column I/O 277 - 278 4 IOC_X50_Y31_N1 H8 H8
Vref 278 - - 4 - K9 K9
Column I/O 279 DQ1T0 278 4 IOC_X48_Y31_N4 E5 E5
Column I/O 280 DQ1T1 278 4 IOC_X48_Y31_N5 C6 C6
Column I/O 281 DQ1T2 278 4 IOC_X48_Y31_N2 B5 B5
Column I/O 282 DQS1T 278 4 IOC_X48_Y31_N3 C5 C5
Column I/O 283 DQ1T3 278 4 IOC_X48_Y31_N0 D5 D5
Column I/O 284 DQ1T4 278 4 IOC_X48_Y31_N1 A5 A5
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 285 DQ1T5 278 4 IOC_X46_Y31_N4 A4 A4
Column I/O 286 DQ2T0 278 4 IOC_X46_Y31_N5 B6 B6
Column I/O 287 DQ1T6 278 4 IOC_X46_Y31_N2 E6 E6
Column I/O 288 DQ2T1 278 4 IOC_X46_Y31_N3 E8 E8
Column I/O 289 DQ1T7 278 4 IOC_X46_Y31_N0 D6 D6
Column I/O 290 DQ2T2 278 4 IOC_X46_Y31_N1 F7 F7
Column I/O 291 DQS2T 278 4 IOC_X44_Y31_N4 C7 C7
Column I/O 292 DQ2T3 278 4 IOC_X44_Y31_N5 A6 A6
Column I/O 293 DQ2T4 278 4 IOC_X44_Y31_N2 B7 B7
Column I/O 294 DQ2T5 278 4 IOC_X44_Y31_N3 D7 D7
Column I/O 295 DQ2T6 278 4 IOC_X44_Y31_N0 E7 E7
Column I/O 296 DQ2T7 278 4 IOC_X44_Y31_N1 A7 A7
Column I/O 297 FCLK6 309 4 IOC_X41_Y31_N4 G10 G10
Column I/O 298 FCLK7 309 4 IOC_X41_Y31_N5 G7 G7
Column I/O 299 DQ3T0 309 4 IOC_X41_Y31_N2 D8 D8
Column I/O 300 DQ3T1 309 4 IOC_X41_Y31_N3 A8 A8
Column I/O 301 DQ3T2 309 4 IOC_X41_Y31_N0 C9 C9
Column I/O 302 DQS3T 309 4 IOC_X41_Y31_N1 B8 B8
Column I/O 303 DQ3T3 309 4 IOC_X36_Y31_N4 C8 C8
Column I/O 304 DQ3T4 309 4 IOC_X36_Y31_N5 A10 A10
Column I/O 305 DQ3T5 309 4 IOC_X36_Y31_N2 A9 A9
Column I/O 306 DEV_OE 309 4 IOC_X36_Y31_N3 J7 J7
Column I/O 307 DQ3T6 309 4 IOC_X36_Y31_N0 B9 B9
Column I/O 308 DQ3T7 309 4 IOC_X36_Y31_N1 D9 D9
Vref 309 - - 4 - K10 K10
Column I/O 310 RUP4 309 4 IOC_X33_Y31_N4 G11 G11
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 311 RDN4 309 4 IOC_X33_Y31_N5 G8 G8
Column I/O 312 nWS 309 4 IOC_X33_Y31_N2 H11 H11
Column I/O 313 DATA0 309 4 IOC_X33_Y31_N3 H10 H10
Column I/O 314 DATA1 309 4 IOC_X33_Y31_N0 F8 F8
Column I/O 315 DATA2 309 4 IOC_X33_Y31_N1 K8 K8
JTAG 316 TMS 309 4 IOC_X31_Y31_N4 F9 F9
JTAG 317 TRST 309 4 IOC_X31_Y31_N5 H9 H9
JTAG 318 TCK 309 4 IOC_X31_Y31_N2 J8 J8
Column I/O 319 DATA3 309 4 IOC_X31_Y31_N3 J9 J9
Column I/O 320 - 309 4 IOC_X31_Y31_N0 E10 E10
Column I/O 321 - 309 4 IOC_X31_Y31_N1 E11 E11
JTAG 322 TDI 309 4 IOC_X29_Y31_N4 F10 F10
JTAG 323 TDO 309 4 IOC_X29_Y31_N5 F11 F11
Column I/O 324 CLK12n 309 4 IOC_X29_Y31_N2 D12 D12
Dedicated Clock 325 CLK12p 309 4 IOC_X29_Y31_N3 E12 E12
Column I/O 326 CLK13n 309 4 IOC_X29_Y31_N0 F12 F12
Dedicated Clock 327 CLK13p 309 4 IOC_X29_Y31_N1 G12 G12
Column I/O 328 PLL5_OUT0p 346 9 IOC_X25_Y31_N4 D13 D13
Column I/O 329 PLL5_OUT0n 346 9 IOC_X25_Y31_N5 C13 C13
Column I/O 330 PLL5_OUT1p 346 9 IOC_X25_Y31_N2 C12 C12
Column I/O 331 PLL5_OUT1n 346 9 IOC_X25_Y31_N3 B12 B12
Column I/O 332 PLL5_FBp 346 9 IOC_X25_Y31_N0 F13 F13
Column I/O 333 PLL5_FBn 346 9 IOC_X25_Y31_N1 E13 E13
Column I/O 334 PLL5_OUT2p 346 10 IOC_X23_Y31_N4 F14 F14
Column I/O 335 PLL5_OUT2n 346 10 IOC_X23_Y31_N5 E14 E14
Column I/O 336 PLL5_OUT3p 346 10 IOC_X23_Y31_N2 B13 B13
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 337 PLL5_OUT3n 346 10 IOC_X23_Y31_N3 A13 A13
Dedicated Programming 338 nSTATUS 346 3 IOC_X23_Y31_N0 K14 K14
Dedicated Programming 339 nCONFIG 346 3 IOC_X23_Y31_N1 L14 L14
Dedicated Programming 340 DCLK 346 3 IOC_X21_Y31_N4 K13 K13
Dedicated Programming 341 CONF_DONE 346 3 IOC_X21_Y31_N5 K15 K15
Dedicated Clock 342 CLK14p 346 3 IOC_X21_Y31_N2 B14 B14
Column I/O 343 CLK14n 346 3 IOC_X21_Y31_N3 A14 A14
Dedicated Clock 344 CLK15p 346 3 IOC_X21_Y31_N0 D14 D14
Column I/O 345 CLK15n 346 3 IOC_X21_Y31_N1 C14 C14
Vref 346 - - 3 - J16 J16
Column I/O 347 DATA4 346 3 IOC_X19_Y31_N4 L15 L15
Column I/O 348 DATA5 346 3 IOC_X19_Y31_N5 M15 M15
Column I/O 349 DATA6 346 3 IOC_X19_Y31_N2 K16 K16
Column I/O 350 RUP3 346 3 IOC_X19_Y31_N3 L16 L16
Column I/O 351 RDN3 346 3 IOC_X19_Y31_N0 M16 M16
Column I/O 352 DQ6T0 346 3 IOC_X19_Y31_N1 E16 E16
Column I/O 353 DQ6T1 346 3 IOC_X17_Y31_N4 B15 B15
Column I/O 354 DATA7 346 3 IOC_X17_Y31_N5 G17 G17
Column I/O 355 DQ6T2 346 3 IOC_X17_Y31_N2 E15 E15
Column I/O 356 DQS6T 346 3 IOC_X17_Y31_N3 D15 D15
Column I/O 357 DQ6T3 346 3 IOC_X17_Y31_N0 C16 C16
Column I/O 358 CLKUSR 346 3 IOC_X17_Y31_N1 F17 F17
Column I/O 359 FCLK0 346 3 IOC_X12_Y31_N4 F18 F18
Column I/O 360 FCLK1 346 3 IOC_X12_Y31_N5 G18 G18
Column I/O 361 DQ6T4 346 3 IOC_X12_Y31_N2 D16 D16
Column I/O 362 DQ6T5 346 3 IOC_X12_Y31_N3 F15 F15
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 363 DQ6T6 346 3 IOC_X12_Y31_N0 C15 C15
Column I/O 364 DQ6T7 346 3 IOC_X12_Y31_N1 B16 B16
Column I/O 365 DQ7T0 383 3 IOC_X9_Y31_N4 E17 E17
Column I/O 366 DQ7T1 383 3 IOC_X9_Y31_N5 B17 B17
Column I/O 367 DQ7T2 383 3 IOC_X9_Y31_N2 A17 A17
Column I/O 368 DQS7T 383 3 IOC_X9_Y31_N3 C17 C17
Column I/O 369 DQ7T3 383 3 IOC_X9_Y31_N0 D17 D17
Column I/O 370 DQ7T4 383 3 IOC_X9_Y31_N1 C18 C18
Column I/O 371 DQ7T5 383 3 IOC_X7_Y31_N4 B18 B18
Column I/O 372 DQ8T0 383 3 IOC_X7_Y31_N5 C19 C19
Column I/O 373 DQ7T6 383 3 IOC_X7_Y31_N2 D18 D18
Column I/O 374 DQ8T1 383 3 IOC_X7_Y31_N3 D19 D19
Column I/O 375 DQ7T7 383 3 IOC_X7_Y31_N0 E18 E18
Column I/O 376 DQ8T2 383 3 IOC_X7_Y31_N1 A18 A18
Column I/O 377 DQS8T 383 3 IOC_X5_Y31_N4 B19 B19
Column I/O 378 DQ8T3 383 3 IOC_X5_Y31_N5 B20 B20
Column I/O 379 DQ8T4 383 3 IOC_X5_Y31_N2 A20 A20
Column I/O 380 DQ8T5 383 3 IOC_X5_Y31_N3 A19 A19
Column I/O 381 DQ8T6 383 3 IOC_X5_Y31_N0 C20 C20
Column I/O 382 DQ8T7 383 3 IOC_X5_Y31_N1 D20 D20
Vref 383 - - 3 - J17 J17
Column I/O 384 - 383 3 IOC_X3_Y31_N4 G16 G16
Column I/O 385 - 383 3 IOC_X3_Y31_N5 H18 H18
Column I/O 386 DQ9T0 383 3 IOC_X3_Y31_N2 A21 A21
Column I/O 387 DQ9T1 383 3 IOC_X3_Y31_N3 B21 B21
Column I/O 388 DQ9T2 383 3 IOC_X3_Y31_N0 C21 C21
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
FineLine
EP1SGX10C
672-Pin
FineLine
EP1SGX10D
    Note (10)          

 
Column I/O 389 DQS9T 383 3 IOC_X3_Y31_N1 B22 B22
Column I/O 390 DQ9T3 383 3 IOC_X1_Y31_N4 C22 C22
Column I/O 391 DQ9T4 383 3 IOC_X1_Y31_N5 A22 A22
Column I/O 392 DQ9T5 383 3 IOC_X1_Y31_N2 B23 B23
Column I/O 393 DQ9T6 383 3 IOC_X1_Y31_N3 A23 A23
Column I/O 394 DQ9T7 383 3 IOC_X1_Y31_N0 B24 B24
Column I/O 395 - 383 3 IOC_X1_Y31_N1 H16 H16


Back to Top

- PLDWorld -

 

Created by chm2web html help conversion utility.