Devices

EP1S10 Devices



The EP1S10, a member of the Stratix device family, provides 13,006 registers; 920,448 memory bits; and 10,570 logic elements. It includes 44 input and 44 output LVDS channels and provides dedicated circuitry with support for differential I/O standards at up to 840 Mbps. Stratix devices also provide enhanced PLLs, fast PLLs, and regional clock networks to increase performance, and provide advanced clock interfacing and clock-frequency synthesis.

Stratix devices are suitable for memory functions and complex logic functions, such as digital signal processing, wide data-path manipulation, data transformation, and microcontrollers. The high-pin-count EP1S10 device contains a two-dimensional row- and column-based architecture to implement custom logic.

The EP1S10 is available in 484-pin FineLine BGA® packages with 315 I/O pins, 672-pin BGA packages with 325 I/O pins, 672-pin FineLine BGA packages with 325 I/O pins, and 780-pin FineLine BGA packages with 406 I/O pins.  (See Note (11))  The logic array consists of LABs, with 10 logic elements in each LAB. The device's 10,570 logic elements are grouped into LABs arranged into 30 rows and 40 columns. M512 and M4K memory blocks are grouped into columns across the device and between certain labs, and mega RAMs are located individually or in pairs within the logic array of the device. The M512 and M4K memory blocks contain 576 and 4,608 programmable bits, respectively, and the mega RAMs contains 589,824 RAM bits. The M512 memory block can be configured dual- and single-port RAM, FIFO buffers, and (ROM); the M4K memory block can be configured as true dual-port, dual-port, and single-port RAM, FIFO buffers, and ROM; and the mega RAMs can be configured as true dual-port, dual-port, and single-port RAM, and FIFO buffers.

Each I/O element contains a bidirectional I/O buffer and 6 registers for a complete bidirectional I/O element. The I/O element contains individual input, output, and output enable registers. The input register provides fast setup times, the output register provides fast clock-to-output times, and the output enable register provides fast clock-to-output enable times. The EP1S10 also contains 16 dedicated clock pins for control signals with large fan-outs. In addition, all Stratix devices include enhanced and fast phase-locked loop (PLL) circuitry.

The EP1S10 also supports ICR and JTAG BST. The EP1S10 JTAG Instruction Register length is 10; the Boundary-Scan Register length is 1215; and the JTAG ID code is 0x020010DD.

NOTE Preliminary support for new device packages may be available for this device. Pin-outs for devices with preliminary support are subject to change. For information on preliminary device support, refer to Quartus® II Software Release Notes, available on the Altera® web site. For complete information on the EP1S10 device, refer to the current Stratix Programmable Logic Device Family Data Sheet, which is available from the Literature section of the Altera web site.

The following table displays the pin-out information for EP1S10 devices:

 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Row I/O 0 DIFFIO_RX21p 12 2 IOC_X0_Y30_N2 C1 D22 C1 G27
Row I/O 1 DIFFIO_RX21n 12 2 IOC_X0_Y30_N3 D2 D21 D2 G28
Row I/O 2 DIFFIO_TX21p 12 2 IOC_X0_Y30_N0 E3 E19 E3 K21
Row I/O 3 DIFFIO_TX21n 12 2 IOC_X0_Y30_N1 E4 E20 E4 K22
Row I/O 4 DIFFIO_RX20p/RUP2 12 2 IOC_X0_Y29_N2 K4 E21 K4 H26
Row I/O 5 DIFFIO_RX20n/RDN2 12 2 IOC_X0_Y29_N3 K3 E22 K3 H25
Row I/O 6 DIFFIO_TX20p 12 2 IOC_X0_Y29_N0 F3 - F3 L22
Row I/O 7 DIFFIO_TX20n 12 2 IOC_X0_Y29_N1 F4 F18 F4 L21
Row I/O 8 DIFFIO_RX19p 12 2 IOC_X0_Y28_N2 F1 - F1 H27
Row I/O 9 DIFFIO_RX19n 12 2 IOC_X0_Y28_N3 F2 - F2 H28
Row I/O 10 DIFFIO_TX19p 12 2 IOC_X0_Y28_N0 G5 - G5 L23
Row I/O 11 DIFFIO_TX19n 12 2 IOC_X0_Y28_N1 G6 G18 G6 L24
Vref 12 - - 2 - H8 H18 H8 E24
Row I/O 13 DIFFIO_RX18p 12 2 IOC_X0_Y27_N2 G1 - G1 J25
Row I/O 14 DIFFIO_RX18n 12 2 IOC_X0_Y27_N3 G2 J17 G2 J26
Row I/O 15 DIFFIO_TX18p 12 2 IOC_X0_Y27_N0 G3 G19 G3 L20
Row I/O 16 DIFFIO_TX18n 12 2 IOC_X0_Y27_N1 G4 G20 G4 L19
Row I/O 17 DIFFIO_RX17p 12 2 IOC_X0_Y26_N2 K6 - K6 J27
Row I/O 18 DIFFIO_RX17n 12 2 IOC_X0_Y26_N3 K5 - K5 J28
Row I/O 19 DIFFIO_TX17p 12 2 IOC_X0_Y26_N0 H3 - H3 M22
Row I/O 20 DIFFIO_TX17n 12 2 IOC_X0_Y26_N1 H4 J19 H4 M21
Row I/O 21 DIFFIO_RX16p 12 2 IOC_X0_Y25_N2 L3 - L3 K26
Row I/O 22 DIFFIO_RX16n 12 2 IOC_X0_Y25_N3 L2 - L2 K25
Row I/O 23 DIFFIO_TX16p 12 2 IOC_X0_Y25_N0 L5 - L5 M24
Row I/O 24 DIFFIO_TX16n 12 2 IOC_X0_Y25_N1 L4 H17 L4 M23
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Row I/O 25 DIFFIO_RX15p 37 2 IOC_X0_Y24_N2 - - - K27
Row I/O 26 DIFFIO_RX15n 37 2 IOC_X0_Y24_N3 - - - K28
Row I/O 27 DIFFIO_TX15p 37 2 IOC_X0_Y24_N0 L7 H19 L7 M20
Row I/O 28 DIFFIO_TX15n 37 2 IOC_X0_Y24_N1 L6 H20 L6 M19
Row I/O 29 DIFFIO_RX14p 37 2 IOC_X0_Y23_N2 M6 F21 M6 L25
Row I/O 30 DIFFIO_RX14n 37 2 IOC_X0_Y23_N3 M7 F22 M7 L26
Row I/O 31 DIFFIO_TX14p 37 2 IOC_X0_Y23_N0 - - - N26
Row I/O 32 DIFFIO_TX14n 37 2 IOC_X0_Y23_N1 - K17 - N25
Row I/O 33 DIFFIO_RX13p 37 2 IOC_X0_Y22_N2 M4 G22 M4 L27
Row I/O 34 DIFFIO_RX13n 37 2 IOC_X0_Y22_N3 M5 G21 M5 L28
Row I/O 35 DIFFIO_TX13p 37 2 IOC_X0_Y22_N0 - L17 - N24
Row I/O 36 DIFFIO_TX13n 37 2 IOC_X0_Y22_N1 - - - N23
Vref 37 - - 2 - L8 J18 L8 K20
Row I/O 38 DIFFIO_RX12p 37 2 IOC_X0_Y21_N2 N6 H21 N6 M25
Row I/O 39 DIFFIO_RX12n 37 2 IOC_X0_Y21_N3 N7 H22 N7 M26
Row I/O 40 DIFFIO_TX12p 37 2 IOC_X0_Y21_N0 M8 J20 M8 N22
Row I/O 41 DIFFIO_TX12n 37 2 IOC_X0_Y21_N1 M9 J21 M9 N21
Row I/O 42 DIFFIO_RX11p 37 2 IOC_X0_Y20_N2 - - - M27
Row I/O 43 DIFFIO_RX11n 37 2 IOC_X0_Y20_N3 - - - N28
Row I/O 44 DIFFIO_TX11p 37 2 IOC_X0_Y20_N0 P8 K20 P8 N20
Row I/O 45 DIFFIO_TX11n 37 2 IOC_X0_Y20_N1 N8 K21 N8 N19
Dedicated Clock 46 CLK0n 37 2 IOC_X0_Y19_N2 N2 L22 N2 N27
Dedicated Clock 47 CLK0p 37 2 IOC_X0_Y19_N3 N3 L21 N3 P27
Row I/O 48 CLK1n 37 2 IOC_X0_Y19_N0 - - - P26
Dedicated Clock 49 CLK1p 37 2 IOC_X0_Y19_N1 M1 L20 M1 P25
Dedicated Clock 50 CLK2p 62 1 IOC_X0_Y12_N2 R1 M21 R1 R27
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Dedicated Clock 51 CLK2n 62 1 IOC_X0_Y12_N3 R2 M22 R2 T27
Dedicated Clock 52 CLK3p 62 1 IOC_X0_Y12_N0 R3 M20 R3 R25
Row I/O 53 CLK3n 62 1 IOC_X0_Y12_N1 - - - R26
Row I/O 54 DIFFIO_RX10p 62 1 IOC_X0_Y11_N2 - - - T28
Row I/O 55 DIFFIO_RX10n 62 1 IOC_X0_Y11_N3 - - - U27
Row I/O 56 DIFFIO_TX10p 62 1 IOC_X0_Y11_N0 P6 N21 P6 T21
Row I/O 57 DIFFIO_TX10n 62 1 IOC_X0_Y11_N1 P7 N20 P7 T22
Row I/O 58 DIFFIO_RX9p 62 1 IOC_X0_Y10_N2 R6 R22 R6 U26
Row I/O 59 DIFFIO_RX9n 62 1 IOC_X0_Y10_N3 R7 R21 R7 U25
Row I/O 60 DIFFIO_TX9p 62 1 IOC_X0_Y10_N0 R8 P21 R8 T19
Row I/O 61 DIFFIO_TX9n 62 1 IOC_X0_Y10_N1 R9 P20 R9 T20
Vref 62 - - 1 - T8 P18 T8 R19
Row I/O 63 DIFFIO_RX8p 62 1 IOC_X0_Y9_N2 R4 T22 R4 V27
Row I/O 64 DIFFIO_RX8n 62 1 IOC_X0_Y9_N3 R5 T21 R5 V28
Row I/O 65 DIFFIO_TX8p 62 1 IOC_X0_Y9_N0 - - - T23
Row I/O 66 DIFFIO_TX8n 62 1 IOC_X0_Y9_N1 - M17 - T24
Row I/O 67 DIFFIO_RX7p 62 1 IOC_X0_Y8_N2 T3 U21 T3 V26
Row I/O 68 DIFFIO_RX7n 62 1 IOC_X0_Y8_N3 T2 U22 T2 V25
Row I/O 69 DIFFIO_TX7p 62 1 IOC_X0_Y8_N0 - - - T26
Row I/O 70 DIFFIO_TX7n 62 1 IOC_X0_Y8_N1 - N17 - T25
Row I/O 71 DIFFIO_RX6p 62 1 IOC_X0_Y7_N2 - - - W28
Row I/O 72 DIFFIO_RX6n 62 1 IOC_X0_Y7_N3 - - - W27
Row I/O 73 DIFFIO_TX6p 62 1 IOC_X0_Y7_N0 T7 R20 T7 U19
Row I/O 74 DIFFIO_TX6n 62 1 IOC_X0_Y7_N1 T6 R19 T6 U20
Row I/O 75 DIFFIO_RX5p 87 1 IOC_X0_Y6_N2 T5 V22 T5 W26
Row I/O 76 DIFFIO_RX5n 87 1 IOC_X0_Y6_N3 T4 V21 T4 W25
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Row I/O 77 DIFFIO_TX5p 87 1 IOC_X0_Y6_N0 U6 T20 U6 U24
Row I/O 78 DIFFIO_TX5n 87 1 IOC_X0_Y6_N1 U5 T19 U5 U23
Row I/O 79 DIFFIO_RX4p 87 1 IOC_X0_Y5_N2 U2 - U2 Y28
Row I/O 80 DIFFIO_RX4n 87 1 IOC_X0_Y5_N3 U1 - U1 Y27
Row I/O 81 DIFFIO_TX4p 87 1 IOC_X0_Y5_N0 Y6 - Y6 U21
Row I/O 82 DIFFIO_TX4n 87 1 IOC_X0_Y5_N1 Y5 P17 Y5 U22
Row I/O 83 DIFFIO_RX3p 87 1 IOC_X0_Y4_N2 Y2 - Y2 Y26
Row I/O 84 DIFFIO_RX3n 87 1 IOC_X0_Y4_N3 Y1 - Y1 Y25
Row I/O 85 DIFFIO_TX3p 87 1 IOC_X0_Y4_N0 AA6 - AA6 V19
Row I/O 86 DIFFIO_TX3n 87 1 IOC_X0_Y4_N1 AA5 P19 AA5 V20
Vref 87 - - 1 - V7 R17 V7 W20
Row I/O 88 DIFFIO_RX2p 87 1 IOC_X0_Y3_N2 AA2 - AA2 AA28
Row I/O 89 DIFFIO_RX2n 87 1 IOC_X0_Y3_N3 AA1 - AA1 AA27
Row I/O 90 DIFFIO_TX2p 87 1 IOC_X0_Y3_N0 AA4 - AA4 V24
Row I/O 91 DIFFIO_TX2n 87 1 IOC_X0_Y3_N1 AA3 U18 AA3 V23
Row I/O 92 DIFFIO_RX1p/RUP1 87 1 IOC_X0_Y2_N2 V6 W21 V6 AA25
Row I/O 93 DIFFIO_RX1n/RDN1 87 1 IOC_X0_Y2_N3 V5 W22 V5 AA26
Row I/O 94 DIFFIO_TX1p 87 1 IOC_X0_Y2_N0 AB4 - AB4 V22
Row I/O 95 DIFFIO_TX1n 87 1 IOC_X0_Y2_N1 AB3 T18 AB3 V21
Row I/O 96 DIFFIO_RX0p 87 1 IOC_X0_Y1_N2 AC2 - AC2 AB28
Row I/O 97 DIFFIO_RX0n 87 1 IOC_X0_Y1_N3 AD1 - AD1 AB27
Row I/O 98 DIFFIO_TX0p 87 1 IOC_X0_Y1_N0 AC4 U20 AC4 W23
Row I/O 99 DIFFIO_TX0n 87 1 IOC_X0_Y1_N1 AC3 U19 AC3 W24
Column I/O 100 DQ9B7 112 8 IOC_X1_Y0_N1 AD5 W20 AD5 AG26
Column I/O 101 DQ9B6 112 8 IOC_X1_Y0_N0 AD2 W19 AD2 AH26
Column I/O 102 DQ9B5 112 8 IOC_X1_Y0_N3 AE2 AA21 AE2 AG25
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 103 DQ9B4 112 8 IOC_X1_Y0_N2 AD3 AA20 AD3 AH25
Column I/O 104 DQ9B3 112 8 IOC_X1_Y0_N5 AE4 Y21 AE4 AF25
Column I/O 105 DQS9B 112 8 IOC_X1_Y0_N4 AD4 Y20 AD4 AF24
Column I/O 106 DQ9B2 112 8 IOC_X3_Y0_N1 AE3 Y19 AE3 AG24
Column I/O 107 DQ8B7 112 8 IOC_X3_Y0_N0 AC7 W18 AC7 AG23
Column I/O 108 DQ9B1 112 8 IOC_X3_Y0_N3 AB5 AA19 AB5 AE24
Column I/O 109 DQ8B6 112 8 IOC_X3_Y0_N2 AD6 AA18 AD6 AD23
Column I/O 110 DQ9B0 112 8 IOC_X3_Y0_N5 AF3 AB19 AF3 AH24
Column I/O 111 DQ8B5 112 8 IOC_X3_Y0_N4 AE7 AA17 AE7 AF23
Vref 112 - - 8 - AE5 R18 AE5 AD22
Column I/O 113 DQ8B4 112 8 IOC_X5_Y0_N1 AB7 AB18 AB7 AH23
Column I/O 114 DQ8B3 112 8 IOC_X5_Y0_N0 AD7 V18 AD7 AE22
Column I/O 115 DQS8B 112 8 IOC_X5_Y0_N3 AE6 Y18 AE6 AE23
Column I/O 116 DQ8B2 112 8 IOC_X5_Y0_N2 AA7 W17 AA7 AF22
Column I/O 117 DQ8B1 112 8 IOC_X5_Y0_N5 AF7 Y17 AF7 AH22
Column I/O 118 DQ8B0 112 8 IOC_X5_Y0_N4 AF6 AB17 AF6 AG22
Column I/O 119 DQ7B2 112 8 IOC_X7_Y0_N1 - T16 - AF20
Column I/O 120 DQ7B7 112 8 IOC_X7_Y0_N0 - U17 - AD21
Column I/O 121 DQ7B6 112 8 IOC_X7_Y0_N3 - U16 - AE21
Column I/O 122 DQ7B5 112 8 IOC_X7_Y0_N2 - V17 - AG21
Column I/O 123 DQ7B4 112 8 IOC_X7_Y0_N5 - V16 - AF21
Column I/O 124 DQ7B3 112 8 IOC_X7_Y0_N4 AF8 Y16 AF8 AE20
Column I/O 125 DQS7B 112 8 IOC_X9_Y0_N1 - AA16 - AG20
Column I/O 126 - 112 8 IOC_X9_Y0_N0 Y8 N16 Y8 AB18
Column I/O 127 DQ7B1 112 8 IOC_X9_Y0_N3 W9 W16 W9 AH21
Column I/O 128 - 112 8 IOC_X9_Y0_N2 AA8 N13 AA8 V18
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 129 DQ7B0 112 8 IOC_X9_Y0_N5 - AB16 - AH20
Column I/O 130 DQ6B7 112 8 IOC_X9_Y0_N4 AC9 Y15 AC9 AE19
Column I/O 131 DQ6B6 149 8 IOC_X12_Y0_N1 AF9 AA15 AF9 AD19
Column I/O 132 DQ6B5 149 8 IOC_X12_Y0_N0 AD10 AB15 AD10 AF19
Column I/O 133 DQ6B4 149 8 IOC_X12_Y0_N3 AE10 V15 AE10 AG19
Column I/O 134 PGM2 149 8 IOC_X12_Y0_N2 AA9 R15 AA9 AB19
Column I/O 135 FCLK3 149 8 IOC_X12_Y0_N5 AD9 P16 AD9 AC21
Column I/O 136 FCLK2 149 8 IOC_X12_Y0_N4 AB9 T15 AB9 AC19
Column I/O 137 DQ6B3 149 8 IOC_X17_Y0_N1 AC10 U15 AC10 AH19
Column I/O 138 DQS6B 149 8 IOC_X17_Y0_N0 Y10 W15 Y10 AF18
Column I/O 139 DQ6B2 149 8 IOC_X17_Y0_N3 AA10 U14 AA10 AD18
Column I/O 140 CRC_ERROR 149 8 IOC_X17_Y0_N2 W10 N14 W10 AA20
Column I/O 141 DQ6B1 149 8 IOC_X17_Y0_N5 AB10 W14 AB10 AE18
Column I/O 142 DQ6B0 149 8 IOC_X17_Y0_N4 AF10 V14 AF10 AG18
Column I/O 143 RDN8 149 8 IOC_X19_Y0_N1 AB11 P15 AB11 Y19
Column I/O 144 RUP8 149 8 IOC_X19_Y0_N0 AE11 N15 AE11 W19
Column I/O 145 - 149 8 IOC_X19_Y0_N3 - - - W18
Column I/O 146 RDYnBSY 149 8 IOC_X19_Y0_N2 AC11 P14 AC11 AA19
Column I/O 147 nCS 149 8 IOC_X19_Y0_N5 Y11 T14 Y11 Y18
Column I/O 148 CS 149 8 IOC_X19_Y0_N4 AA11 P13 AA11 AA18
Vref 149 - - 8 - AE9 R16 AE9 AD20
Column I/O 150 CLK5n 149 8 IOC_X21_Y0_N1 AD12 W13 AD12 Y17
Dedicated Clock 151 CLK5p 149 8 IOC_X21_Y0_N0 AC12 V13 AC12 AA17
Column I/O 152 CLK4n 149 8 IOC_X21_Y0_N3 AF12 Y14 AF12 AB17
Dedicated Clock 153 CLK4p 149 8 IOC_X21_Y0_N2 AE12 AA14 AE12 AC17
PLL_ENA 154 PLL_ENA 149 8 IOC_X21_Y0_N5 W12 R13 W12 AC18
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Dedicated Programming 155 MSEL0 149 8 IOC_X21_Y0_N4 Y12 T13 Y12 AC16
Dedicated Programming 156 MSEL1 149 8 IOC_X23_Y0_N1 Y13 P12 Y13 W17
Dedicated Programming 157 MSEL2 149 8 IOC_X23_Y0_N0 W13 R12 W13 AB15
Column I/O 158 PLL6_OUT3n 149 12 IOC_X23_Y0_N3 - - - Y16
Column I/O 159 PLL6_OUT3p 149 12 IOC_X23_Y0_N2 - - - W16
Column I/O 160 PLL6_OUT2n 149 12 IOC_X23_Y0_N5 - - - AG15
Column I/O 161 PLL6_OUT2p 149 12 IOC_X23_Y0_N4 - - - AF15
Column I/O 162 PLL6_FBn 149 11 IOC_X25_Y0_N1 AB12 Y12 AB12 AA15
Column I/O 163 PLL6_FBp 149 11 IOC_X25_Y0_N0 AA12 W12 AA12 AA14
Column I/O 164 PLL6_OUT1n 149 11 IOC_X25_Y0_N3 AB14 AB12 AB14 W15
Column I/O 165 PLL6_OUT1p 149 11 IOC_X25_Y0_N2 AA14 AA12 AA14 W14
Column I/O 166 PLL6_OUT0n 149 11 IOC_X25_Y0_N5 AB13 Y13 AB13 AE15
Column I/O 167 PLL6_OUT0p 149 11 IOC_X25_Y0_N4 AA13 AA13 AA13 AD15
Dedicated Clock 168 CLK7p 186 7 IOC_X29_Y0_N1 AE15 AA11 AE15 W13
Column I/O 169 CLK7n 186 7 IOC_X29_Y0_N0 - - - Y13
Dedicated Clock 170 CLK6p 186 7 IOC_X29_Y0_N3 AF15 AB11 AF15 AD14
Column I/O 171 CLK6n 186 7 IOC_X29_Y0_N2 - - - AE14
Dedicated Programming 172 nCE 186 7 IOC_X29_Y0_N5 Y14 R11 Y14 AB13
Dedicated Programming 173 nCEO 186 7 IOC_X29_Y0_N4 W14 P11 W14 AC13
Column I/O 174 - 186 7 IOC_X31_Y0_N1 - - - Y9
Column I/O 175 - 186 7 IOC_X31_Y0_N0 - R8 - AE4
Column I/O 176 PGM0 186 7 IOC_X31_Y0_N3 W15 N10 W15 W12
Dedicated Programming 177 nIO_PULLUP 186 7 IOC_X31_Y0_N2 AA15 N9 AA15 Y12
Dedicated Programming 178 VCCSEL 186 7 IOC_X31_Y0_N5 Y15 R10 Y15 AA12
Dedicated Programming 179 PORSEL 186 7 IOC_X31_Y0_N4 W16 U10 W16 AC12
Column I/O 180 INIT_DONE 186 7 IOC_X33_Y0_N1 AC15 P10 AC15 W11
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 181 nRS 186 7 IOC_X33_Y0_N0 Y16 T10 Y16 AC11
Column I/O 182 RUnLU 186 7 IOC_X33_Y0_N3 AD15 P9 AD15 W10
Column I/O 183 PGM1 186 7 IOC_X33_Y0_N2 AC16 M8 AC16 AA11
Column I/O 184 RDN7 186 7 IOC_X33_Y0_N5 AB16 T9 AB16 AC10
Column I/O 185 RUP7 186 7 IOC_X33_Y0_N4 AD16 N8 AD16 AB11
Vref 186 - - 7 - AB15 R9 AB15 AD11
Column I/O 187 DQ3B7 186 7 IOC_X36_Y0_N1 W17 AA8 W17 AG11
Column I/O 188 DQ3B6 186 7 IOC_X36_Y0_N0 AE16 Y9 AE16 AH11
Column I/O 189 DQ3B5 186 7 IOC_X36_Y0_N3 Y17 Y8 Y17 AE11
Column I/O 190 DEV_CLRn 186 7 IOC_X36_Y0_N2 AF17 P8 AF17 AC9
Column I/O 191 DQ3B4 186 7 IOC_X36_Y0_N5 AA17 U9 AA17 AF11
Column I/O 192 DQ3B3 186 7 IOC_X36_Y0_N4 Y18 V9 Y18 AE10
Column I/O 193 DQS3B 186 7 IOC_X41_Y0_N1 AE17 W8 AE17 AG10
Column I/O 194 DQ3B2 186 7 IOC_X41_Y0_N0 W18 W9 W18 AH10
Column I/O 195 DQ3B1 186 7 IOC_X41_Y0_N3 AB17 V8 AB17 AF10
Column I/O 196 DQ3B0 186 7 IOC_X41_Y0_N2 AA18 U8 AA18 AD10
Column I/O 197 FCLK5 186 7 IOC_X41_Y0_N5 AC17 T8 AC17 AC8
Column I/O 198 FCLK4 186 7 IOC_X41_Y0_N4 AD17 M7 AD17 AB10
Column I/O 199 DQ2B7 217 7 IOC_X44_Y0_N1 AF18 W7 AF18 AG9
Column I/O 200 DQ2B6 217 7 IOC_X44_Y0_N0 - U6 - AF9
Column I/O 201 DQ2B5 217 7 IOC_X44_Y0_N3 AF19 AB8 AF19 AE9
Column I/O 202 DQ2B4 217 7 IOC_X44_Y0_N2 Y20 V6 Y20 AH8
Column I/O 203 DQ2B3 217 7 IOC_X44_Y0_N5 AA19 AB7 AA19 AH9
Column I/O 204 DQS2B 217 7 IOC_X44_Y0_N4 AB19 AA7 AB19 AE8
Column I/O 205 DQ2B2 217 7 IOC_X46_Y0_N1 - U7 - AD8
Column I/O 206 DQ1B7 217 7 IOC_X46_Y0_N0 AE20 Y6 AE20 AF6
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 207 DQ2B1 217 7 IOC_X46_Y0_N3 - V7 - AF8
Column I/O 208 DQ1B6 217 7 IOC_X46_Y0_N2 AA20 V5 AA20 AG7
Column I/O 209 DQ2B0 217 7 IOC_X46_Y0_N5 - Y7 - AG8
Column I/O 210 DQ1B5 217 7 IOC_X46_Y0_N4 AB20 AA6 AB20 AH7
Column I/O 211 DQ1B4 217 7 IOC_X48_Y0_N1 AF21 W6 AF21 AF7
Column I/O 212 DQ1B3 217 7 IOC_X48_Y0_N0 AC20 AB6 AC20 AD6
Column I/O 213 DQS1B 217 7 IOC_X48_Y0_N3 AA21 AB5 AA21 AE7
Column I/O 214 DQ1B2 217 7 IOC_X48_Y0_N2 AE21 W5 AE21 AH6
Column I/O 215 DQ1B1 217 7 IOC_X48_Y0_N5 AD20 Y5 AD20 AG6
Column I/O 216 DQ1B0 217 7 IOC_X48_Y0_N4 AC21 AA5 AC21 AE6
Vref 217 - - 7 - AB18 R7 AB18 AD9
Column I/O 218 - 217 7 IOC_X50_Y0_N1 - N7 - V11
Column I/O 219 - 217 7 IOC_X50_Y0_N0 - P7 - Y11
Column I/O 220 DQ0B7 217 7 IOC_X50_Y0_N3 AE25 AA4 AE25 AF5
Column I/O 221 DQ0B6 217 7 IOC_X50_Y0_N2 AF22 AB4 AF22 AH5
Column I/O 222 DQ0B5 217 7 IOC_X50_Y0_N5 AF24 Y2 AF24 AF4
Column I/O 223 DQ0B4 217 7 IOC_X50_Y0_N4 AE22 Y4 AE22 AG4
Column I/O 224 DQ0B3 217 7 IOC_X52_Y0_N1 AB22 AA3 AB22 AG5
Column I/O 225 DQS0B 217 7 IOC_X52_Y0_N0 AE23 AA2 AE23 AH3
Column I/O 226 DQ0B2 217 7 IOC_X52_Y0_N3 AC23 W3 AC23 AG3
Column I/O 227 DQ0B1 217 7 IOC_X52_Y0_N2 AC22 W4 AC22 AE5
Column I/O 228 DQ0B0 217 7 IOC_X52_Y0_N5 AE24 Y3 AE24 AH4
Column I/O 229 - 217 7 IOC_X52_Y0_N4 AB21 T7 AB21 AB7
Row I/O 230 DIFFIO_TX43n 242 6 IOC_X53_Y1_N1 AD25 V4 AD25 W5
Row I/O 231 DIFFIO_TX43p 242 6 IOC_X53_Y1_N0 AC24 V3 AC24 W6
Row I/O 232 DIFFIO_RX43n 242 6 IOC_X53_Y1_N3 AD26 - AD26 AB2
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Row I/O 233 DIFFIO_RX43p 242 6 IOC_X53_Y1_N2 AC25 - AC25 AB1
Row I/O 234 DIFFIO_TX42n 242 6 IOC_X53_Y2_N1 AB24 T5 AB24 V8
Row I/O 235 DIFFIO_TX42p 242 6 IOC_X53_Y2_N0 AB23 - AB23 V7
Row I/O 236 DIFFIO_RX42n/RDN6 242 6 IOC_X53_Y2_N3 U24 W1 U24 AA3
Row I/O 237 DIFFIO_RX42p/RUP6 242 6 IOC_X53_Y2_N2 U23 W2 U23 AA4
Row I/O 238 DIFFIO_TX41n 242 6 IOC_X53_Y3_N1 AA24 U5 AA24 V6
Row I/O 239 DIFFIO_TX41p 242 6 IOC_X53_Y3_N0 AA23 - AA23 V5
Row I/O 240 DIFFIO_RX41n 242 6 IOC_X53_Y3_N3 AA26 - AA26 AA2
Row I/O 241 DIFFIO_RX41p 242 6 IOC_X53_Y3_N2 AA25 - AA25 AA1
Vref 242 - - 6 - Y21 R6 Y21 AE3
Row I/O 243 DIFFIO_TX40n 242 6 IOC_X53_Y4_N1 AA22 T4 AA22 V9
Row I/O 244 DIFFIO_TX40p 242 6 IOC_X53_Y4_N0 Y22 T3 Y22 V10
Row I/O 245 DIFFIO_RX40n 242 6 IOC_X53_Y4_N3 Y26 - Y26 Y4
Row I/O 246 DIFFIO_RX40p 242 6 IOC_X53_Y4_N2 Y25 - Y25 Y3
Row I/O 247 DIFFIO_TX39n 242 6 IOC_X53_Y5_N1 Y24 P6 Y24 U7
Row I/O 248 DIFFIO_TX39p 242 6 IOC_X53_Y5_N0 Y23 - Y23 U8
Row I/O 249 DIFFIO_RX39n 242 6 IOC_X53_Y5_N3 U22 V2 U22 Y2
Row I/O 250 DIFFIO_RX39p 242 6 IOC_X53_Y5_N2 U21 V1 U21 Y1
Row I/O 251 DIFFIO_TX38n 242 6 IOC_X53_Y6_N1 T21 P4 T21 U6
Row I/O 252 DIFFIO_TX38p 242 6 IOC_X53_Y6_N0 T20 - T20 U5
Row I/O 253 DIFFIO_RX38n 242 6 IOC_X53_Y6_N3 T25 - T25 W4
Row I/O 254 DIFFIO_RX38p 242 6 IOC_X53_Y6_N2 T24 - T24 W3
Row I/O 255 DIFFIO_TX37n 267 6 IOC_X53_Y7_N1 T19 R3 T19 U9
Row I/O 256 DIFFIO_TX37p 267 6 IOC_X53_Y7_N0 R19 R4 R19 U10
Row I/O 257 DIFFIO_RX37n 267 6 IOC_X53_Y7_N3 - - - W2
Row I/O 258 DIFFIO_RX37p 267 6 IOC_X53_Y7_N2 - - - W1
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Row I/O 259 DIFFIO_TX36n 267 6 IOC_X53_Y8_N1 - N6 - T6
Row I/O 260 DIFFIO_TX36p 267 6 IOC_X53_Y8_N0 - - - T5
Row I/O 261 DIFFIO_RX36n 267 6 IOC_X53_Y8_N3 T23 U1 T23 V4
Row I/O 262 DIFFIO_RX36p 267 6 IOC_X53_Y8_N2 T22 U2 T22 V3
Row I/O 263 DIFFIO_TX35n 267 6 IOC_X53_Y9_N1 - M6 - T10
Row I/O 264 DIFFIO_TX35p 267 6 IOC_X53_Y9_N0 - - - T9
Row I/O 265 DIFFIO_RX35n 267 6 IOC_X53_Y9_N3 R22 T2 R22 V1
Row I/O 266 DIFFIO_RX35p 267 6 IOC_X53_Y9_N2 R23 T1 R23 V2
Vref 267 - - 6 - V20 P5 V20 W9
Row I/O 268 DIFFIO_TX34n 267 6 IOC_X53_Y10_N1 P20 P3 P20 T7
Row I/O 269 DIFFIO_TX34p 267 6 IOC_X53_Y10_N0 P21 P2 P21 T8
Row I/O 270 DIFFIO_RX34n 267 6 IOC_X53_Y10_N3 R20 R2 R20 U4
Row I/O 271 DIFFIO_RX34p 267 6 IOC_X53_Y10_N2 R21 R1 R21 U3
Row I/O 272 DIFFIO_TX33n 267 6 IOC_X53_Y11_N1 P19 N3 P19 T4
Row I/O 273 DIFFIO_TX33p 267 6 IOC_X53_Y11_N0 N19 N2 N19 T3
Row I/O 274 DIFFIO_RX33n 267 6 IOC_X53_Y11_N3 - - - U2
Row I/O 275 DIFFIO_RX33p 267 6 IOC_X53_Y11_N2 - - - T1
Row I/O 276 CLK8n 267 6 IOC_X53_Y12_N1 - - - R3
Dedicated Clock 277 CLK8p 267 6 IOC_X53_Y12_N0 P24 M3 P24 R4
Dedicated Clock 278 CLK9n 267 6 IOC_X53_Y12_N3 P25 M1 P25 T2
Dedicated Clock 279 CLK9p 267 6 IOC_X53_Y12_N2 R26 M2 R26 R2
Dedicated Clock 280 CLK10p 292 5 IOC_X53_Y19_N1 M26 L3 M26 P4
Row I/O 281 CLK10n 292 5 IOC_X53_Y19_N0 - - - P3
Dedicated Clock 282 CLK11p 292 5 IOC_X53_Y19_N3 M24 L2 M24 P2
Dedicated Clock 283 CLK11n 292 5 IOC_X53_Y19_N2 M25 L1 M25 N2
Row I/O 284 DIFFIO_TX32n 292 5 IOC_X53_Y20_N1 N20 K2 N20 N10
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Row I/O 285 DIFFIO_TX32p 292 5 IOC_X53_Y20_N0 N21 K3 N21 N9
Row I/O 286 DIFFIO_RX32n 292 5 IOC_X53_Y20_N3 - - - M2
Row I/O 287 DIFFIO_RX32p 292 5 IOC_X53_Y20_N2 - - - N1
Row I/O 288 DIFFIO_TX31n 292 5 IOC_X53_Y21_N1 M18 J2 M18 N5
Row I/O 289 DIFFIO_TX31p 292 5 IOC_X53_Y21_N0 M19 J3 M19 N6
Row I/O 290 DIFFIO_RX31n 292 5 IOC_X53_Y21_N3 M20 H1 M20 M3
Row I/O 291 DIFFIO_RX31p 292 5 IOC_X53_Y21_N2 M21 H2 M21 M4
Vref 292 - - 5 - L19 J5 L19 P10
Row I/O 293 DIFFIO_TX30n 292 5 IOC_X53_Y22_N1 - L6 - N7
Row I/O 294 DIFFIO_TX30p 292 5 IOC_X53_Y22_N0 - - - N8
Row I/O 295 DIFFIO_RX30n 292 5 IOC_X53_Y22_N3 M22 G2 M22 L1
Row I/O 296 DIFFIO_RX30p 292 5 IOC_X53_Y22_N2 M23 G1 M23 L2
Row I/O 297 DIFFIO_TX29n 292 5 IOC_X53_Y23_N1 - K6 - N4
Row I/O 298 DIFFIO_TX29p 292 5 IOC_X53_Y23_N0 - - - N3
Row I/O 299 DIFFIO_RX29n 292 5 IOC_X53_Y23_N3 L22 F1 L22 L3
Row I/O 300 DIFFIO_RX29p 292 5 IOC_X53_Y23_N2 L23 F2 L23 L4
Row I/O 301 DIFFIO_TX28n 292 5 IOC_X53_Y24_N1 L21 H3 L21 M10
Row I/O 302 DIFFIO_TX28p 292 5 IOC_X53_Y24_N0 L20 H4 L20 M9
Row I/O 303 DIFFIO_RX28n 292 5 IOC_X53_Y24_N3 - - - K1
Row I/O 304 DIFFIO_RX28p 292 5 IOC_X53_Y24_N2 - - - K2
Row I/O 305 DIFFIO_TX27n 317 5 IOC_X53_Y25_N1 K20 J4 K20 M6
Row I/O 306 DIFFIO_TX27p 317 5 IOC_X53_Y25_N0 K19 - K19 M5
Row I/O 307 DIFFIO_RX27n 317 5 IOC_X53_Y25_N3 L25 - L25 K4
Row I/O 308 DIFFIO_RX27p 317 5 IOC_X53_Y25_N2 L24 - L24 K3
Row I/O 309 DIFFIO_TX26n 317 5 IOC_X53_Y26_N1 G21 J6 G21 M8
Row I/O 310 DIFFIO_TX26p 317 5 IOC_X53_Y26_N0 G22 - G22 M7
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Row I/O 311 DIFFIO_RX26n 317 5 IOC_X53_Y26_N3 K24 - K24 J1
Row I/O 312 DIFFIO_RX26p 317 5 IOC_X53_Y26_N2 K23 - K23 J2
Row I/O 313 DIFFIO_TX25n 317 5 IOC_X53_Y27_N1 G23 G3 G23 L10
Row I/O 314 DIFFIO_TX25p 317 5 IOC_X53_Y27_N0 G24 G4 G24 L9
Row I/O 315 DIFFIO_RX25n 317 5 IOC_X53_Y27_N3 G25 - G25 J3
Row I/O 316 DIFFIO_RX25p 317 5 IOC_X53_Y27_N2 G26 - G26 J4
Vref 317 - - 5 - J18 H5 J18 K9
Row I/O 318 DIFFIO_TX24n 317 5 IOC_X53_Y28_N1 F23 G5 F23 L5
Row I/O 319 DIFFIO_TX24p 317 5 IOC_X53_Y28_N0 F24 - F24 L6
Row I/O 320 DIFFIO_RX24n 317 5 IOC_X53_Y28_N3 F25 - F25 H1
Row I/O 321 DIFFIO_RX24p 317 5 IOC_X53_Y28_N2 F26 - F26 H2
Row I/O 322 DIFFIO_TX23n 317 5 IOC_X53_Y29_N1 E23 F5 E23 L8
Row I/O 323 DIFFIO_TX23p 317 5 IOC_X53_Y29_N0 E24 - E24 L7
Row I/O 324 DIFFIO_RX23n/RDN5 317 5 IOC_X53_Y29_N3 J22 E1 J22 H3
Row I/O 325 DIFFIO_RX23p/RUP5 317 5 IOC_X53_Y29_N2 J21 E2 J21 H4
Row I/O 326 DIFFIO_TX22n 317 5 IOC_X53_Y30_N1 D24 F3 D24 K7
Row I/O 327 DIFFIO_TX22p 317 5 IOC_X53_Y30_N0 C25 F4 C25 K8
Row I/O 328 DIFFIO_RX22n 317 5 IOC_X53_Y30_N3 D25 D2 D25 G1
Row I/O 329 DIFFIO_RX22p 317 5 IOC_X53_Y30_N2 C26 D1 C26 G2
Column I/O 330 - 342 4 IOC_X52_Y31_N4 C23 G7 C23 G7
Column I/O 331 DQ0T0 342 4 IOC_X52_Y31_N5 B24 B3 B24 A4
Column I/O 332 DQ0T1 342 4 IOC_X52_Y31_N2 D23 B2 D23 A3
Column I/O 333 DQ0T2 342 4 IOC_X52_Y31_N3 D22 D3 D22 B3
Column I/O 334 DQS0T 342 4 IOC_X52_Y31_N0 C24 C2 C24 D5
Column I/O 335 DQ0T3 342 4 IOC_X52_Y31_N1 E22 B4 E22 B5
Column I/O 336 DQ0T4 342 4 IOC_X50_Y31_N4 B22 C3 B22 B4
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 337 DQ0T5 342 4 IOC_X50_Y31_N5 A24 C4 A24 C4
Column I/O 338 DQ0T6 342 4 IOC_X50_Y31_N2 A22 D4 A22 A5
Column I/O 339 DQ0T7 342 4 IOC_X50_Y31_N3 C22 A4 C22 C5
Column I/O 340 - 342 4 IOC_X50_Y31_N0 - J7 - L11
Column I/O 341 - 342 4 IOC_X50_Y31_N1 - K7 - M11
Vref 342 - - 4 - F22 H6 F22 E7
Column I/O 343 DQ1T0 342 4 IOC_X48_Y31_N4 C20 C5 C20 E6
Column I/O 344 DQ1T1 342 4 IOC_X48_Y31_N5 D21 D5 D21 A6
Column I/O 345 DQ1T2 342 4 IOC_X48_Y31_N2 D20 B5 D20 B7
Column I/O 346 DQS1T 342 4 IOC_X48_Y31_N3 A21 A5 A21 B6
Column I/O 347 DQ1T3 342 4 IOC_X48_Y31_N0 C21 C6 C21 D6
Column I/O 348 DQ1T4 342 4 IOC_X48_Y31_N1 B20 E5 B20 A7
Column I/O 349 DQ1T5 342 4 IOC_X46_Y31_N4 E21 D6 E21 D7
Column I/O 350 DQ2T0 342 4 IOC_X46_Y31_N5 - B7 - D8
Column I/O 351 DQ1T6 342 4 IOC_X46_Y31_N2 A20 A6 A20 C6
Column I/O 352 DQ2T1 342 4 IOC_X46_Y31_N3 - E6 - C8
Column I/O 353 DQ1T7 342 4 IOC_X46_Y31_N0 F21 B6 F21 C7
Column I/O 354 DQ2T2 342 4 IOC_X46_Y31_N1 - F7 - E8
Column I/O 355 DQS2T 342 4 IOC_X44_Y31_N4 A19 A7 A19 C9
Column I/O 356 DQ2T3 342 4 IOC_X44_Y31_N5 C18 A8 C18 D9
Column I/O 357 DQ2T4 342 4 IOC_X44_Y31_N2 B18 D7 B18 B9
Column I/O 358 DQ2T5 342 4 IOC_X44_Y31_N3 D18 C7 D18 B8
Column I/O 359 DQ2T6 342 4 IOC_X44_Y31_N0 - F6 - A8
Column I/O 360 DQ2T7 342 4 IOC_X44_Y31_N1 G20 E7 G20 A9
Column I/O 361 FCLK6 373 4 IOC_X41_Y31_N4 G19 G8 G19 G10
Column I/O 362 FCLK7 373 4 IOC_X41_Y31_N5 E18 H8 E18 F10
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 363 DQ3T0 373 4 IOC_X41_Y31_N2 F19 E8 F19 E10
Column I/O 364 DQ3T1 373 4 IOC_X41_Y31_N3 C17 C8 C17 A10
Column I/O 365 DQ3T2 373 4 IOC_X41_Y31_N0 G18 F8 G18 C10
Column I/O 366 DQS3T 373 4 IOC_X41_Y31_N1 B17 D8 B17 D10
Column I/O 367 DQ3T3 373 4 IOC_X36_Y31_N4 E17 B8 E17 B10
Column I/O 368 DQ3T4 373 4 IOC_X36_Y31_N5 F17 C9 F17 A11
Column I/O 369 DQ3T5 373 4 IOC_X36_Y31_N2 D17 D9 D17 C11
Column I/O 370 DEV_OE 373 4 IOC_X36_Y31_N3 G17 L7 G17 J11
Column I/O 371 DQ3T6 373 4 IOC_X36_Y31_N0 A17 E9 A17 D11
Column I/O 372 DQ3T7 373 4 IOC_X36_Y31_N1 H18 F9 H18 B11
Vref 373 - - 4 - F18 H7 F18 E9
Column I/O 374 RUP4 373 4 IOC_X33_Y31_N4 D16 J8 D16 H11
Column I/O 375 RDN4 373 4 IOC_X33_Y31_N5 C16 K8 C16 G11
Column I/O 376 nWS 373 4 IOC_X33_Y31_N2 E16 F10 E16 K11
Column I/O 377 DATA0 373 4 IOC_X33_Y31_N3 F16 L8 F16 H12
Column I/O 378 DATA1 373 4 IOC_X33_Y31_N0 C15 J9 C15 F12
Column I/O 379 DATA2 373 4 IOC_X33_Y31_N1 H16 H10 H16 J12
JTAG 380 TMS 373 4 IOC_X31_Y31_N4 E15 G10 E15 F13
JTAG 381 TRST 373 4 IOC_X31_Y31_N5 D15 J10 D15 L12
JTAG 382 TCK 373 4 IOC_X31_Y31_N2 G15 K9 G15 K12
Column I/O 383 DATA3 373 4 IOC_X31_Y31_N3 F15 K10 F15 M12
Column I/O 384 - 373 4 IOC_X31_Y31_N0 - G9 - F8
Column I/O 385 - 373 4 IOC_X31_Y31_N1 - - - J9
JTAG 386 TDI 373 4 IOC_X29_Y31_N4 H15 J11 H15 G13
JTAG 387 TDO 373 4 IOC_X29_Y31_N5 G14 H11 G14 H13
Column I/O 388 CLK12n 373 4 IOC_X29_Y31_N2 - - - J13
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Dedicated Clock 389 CLK12p 373 4 IOC_X29_Y31_N3 B15 A11 B15 K13
Column I/O 390 CLK13n 373 4 IOC_X29_Y31_N0 - - - L13
Dedicated Clock 391 CLK13p 373 4 IOC_X29_Y31_N1 A15 B11 A15 M13
Column I/O 392 PLL5_OUT0p 410 9 IOC_X25_Y31_N4 F13 C13 F13 E15
Column I/O 393 PLL5_OUT0n 410 9 IOC_X25_Y31_N5 E13 B13 E13 D15
Column I/O 394 PLL5_OUT1p 410 9 IOC_X25_Y31_N2 F14 B12 F14 K14
Column I/O 395 PLL5_OUT1n 410 9 IOC_X25_Y31_N3 E14 A12 E14 K15
Column I/O 396 PLL5_FBp 410 9 IOC_X25_Y31_N0 F12 D12 F12 H14
Column I/O 397 PLL5_FBn 410 9 IOC_X25_Y31_N1 E12 C12 E12 H15
Column I/O 398 PLL5_OUT2p 410 10 IOC_X23_Y31_N4 - - - C15
Column I/O 399 PLL5_OUT2n 410 10 IOC_X23_Y31_N5 - - - B15
Column I/O 400 PLL5_OUT3p 410 10 IOC_X23_Y31_N2 - - - K16
Column I/O 401 PLL5_OUT3n 410 10 IOC_X23_Y31_N3 - - - J16
Dedicated Programming 402 nSTATUS 410 3 IOC_X23_Y31_N0 H13 J12 H13 M16
Dedicated Programming 403 nCONFIG 410 3 IOC_X23_Y31_N1 H12 H13 H12 L16
Dedicated Programming 404 DCLK 410 3 IOC_X21_Y31_N4 G12 J13 G12 F16
Dedicated Programming 405 CONF_DONE 410 3 IOC_X21_Y31_N5 H11 K13 H11 G17
Dedicated Clock 406 CLK14p 410 3 IOC_X21_Y31_N2 B12 B14 B12 K17
Column I/O 407 CLK14n 410 3 IOC_X21_Y31_N3 A12 C14 A12 J17
Dedicated Clock 408 CLK15p 410 3 IOC_X21_Y31_N0 D12 E13 D12 M17
Column I/O 409 CLK15n 410 3 IOC_X21_Y31_N1 C12 D13 C12 L17
Vref 410 - - 3 - F11 H14 F11 E18
Column I/O 411 DATA4 410 3 IOC_X19_Y31_N4 E11 K14 E11 H17
Column I/O 412 DATA5 410 3 IOC_X19_Y31_N5 G11 G14 G11 K18
Column I/O 413 DATA6 410 3 IOC_X19_Y31_N2 H10 K15 H10 H18
Column I/O 414 RUP3 410 3 IOC_X19_Y31_N3 C11 M15 C11 J18
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 415 RDN3 410 3 IOC_X19_Y31_N0 D11 L15 D11 K19
Column I/O 416 DQ6T0 410 3 IOC_X19_Y31_N1 A10 A15 A10 A18
Column I/O 417 DQ6T1 410 3 IOC_X17_Y31_N4 E10 C15 E10 C18
Column I/O 418 DATA7 410 3 IOC_X17_Y31_N5 G10 J15 G10 G18
Column I/O 419 DQ6T2 410 3 IOC_X17_Y31_N2 F10 D14 F10 D18
Column I/O 420 DQS6T 410 3 IOC_X17_Y31_N3 G9 F14 G9 B18
Column I/O 421 DQ6T3 410 3 IOC_X17_Y31_N0 F9 E14 F9 A19
Column I/O 422 CLKUSR 410 3 IOC_X17_Y31_N1 D10 L16 D10 J19
Column I/O 423 FCLK0 410 3 IOC_X12_Y31_N4 E9 K16 E9 F19
Column I/O 424 FCLK1 410 3 IOC_X12_Y31_N5 B9 J16 B9 G19
Column I/O 425 DQ6T4 410 3 IOC_X12_Y31_N2 C10 D15 C10 B19
Column I/O 426 DQ6T5 410 3 IOC_X12_Y31_N3 B10 E15 B10 C19
Column I/O 427 DQ6T6 410 3 IOC_X12_Y31_N0 A9 F15 A9 E19
Column I/O 428 DQ6T7 410 3 IOC_X12_Y31_N1 C9 B15 C9 D19
Column I/O 429 DQ7T0 447 3 IOC_X9_Y31_N4 A8 A16 A8 B20
Column I/O 430 DQ7T1 447 3 IOC_X9_Y31_N5 A7 E16 A7 A20
Column I/O 431 DQ7T2 447 3 IOC_X9_Y31_N2 B8 G16 B8 C20
Column I/O 432 DQS7T 447 3 IOC_X9_Y31_N3 - B16 - D20
Column I/O 433 DQ7T3 447 3 IOC_X9_Y31_N0 - C16 - A21
Column I/O 434 DQ7T4 447 3 IOC_X9_Y31_N1 - D16 - B21
Column I/O 435 DQ7T5 447 3 IOC_X7_Y31_N4 - F16 - C21
Column I/O 436 DQ8T0 447 3 IOC_X7_Y31_N5 B6 A17 B6 B22
Column I/O 437 DQ7T6 447 3 IOC_X7_Y31_N2 - E17 - D21
Column I/O 438 DQ8T1 447 3 IOC_X7_Y31_N3 A6 B17 A6 A22
Column I/O 439 DQ7T7 447 3 IOC_X7_Y31_N0 - F17 - E21
Column I/O 440 DQ8T2 447 3 IOC_X7_Y31_N1 F6 C17 F6 C22
 
Function Pad
No.
Secondary
Function
VRef
Pad
I/O
Bank
Pad
Location
672-Pin
BGA
484-Pin
FineLine
672-Pin
FineLine
780-Pin
FineLine
    Note (10)              

 
Column I/O 441 DQS8T 447 3 IOC_X5_Y31_N4 F5 C18 F5 D23
Column I/O 442 DQ8T3 447 3 IOC_X5_Y31_N5 D6 D17 D6 D22
Column I/O 443 DQ8T4 447 3 IOC_X5_Y31_N2 E6 E18 E6 A23
Column I/O 444 DQ8T5 447 3 IOC_X5_Y31_N3 A5 A18 A5 C23
Column I/O 445 DQ8T6 447 3 IOC_X5_Y31_N0 E5 B18 E5 E23
Column I/O 446 DQ8T7 447 3 IOC_X5_Y31_N1 C7 D18 C7 B23
Vref 447 - - 3 - D9 H15 D9 E20
Column I/O 448 - 447 3 IOC_X3_Y31_N4 - J14 - L18
Column I/O 449 - 447 3 IOC_X3_Y31_N5 - - - M18
Column I/O 450 DQ9T0 447 3 IOC_X3_Y31_N2 C3 A19 C3 A24
Column I/O 451 DQ9T1 447 3 IOC_X3_Y31_N3 A3 B19 A3 C25
Column I/O 452 DQ9T2 447 3 IOC_X3_Y31_N0 D5 C19 D5 A25
Column I/O 453 DQS9T 447 3 IOC_X3_Y31_N1 B4 C21 B4 C24
Column I/O 454 DQ9T3 447 3 IOC_X1_Y31_N4 C2 D19 C2 D24
Column I/O 455 DQ9T4 447 3 IOC_X1_Y31_N5 B3 B20 B3 B24
Column I/O 456 DQ9T5 447 3 IOC_X1_Y31_N2 D4 B21 D4 B25
Column I/O 457 DQ9T6 447 3 IOC_X1_Y31_N3 C4 C20 C4 A26
Column I/O 458 DQ9T7 447 3 IOC_X1_Y31_N0 D3 D20 D3 B26
Column I/O 459 - 447 3 IOC_X1_Y31_N1 - M16 - F17


Back to Top

- PLDWorld -

 

Created by chm2web html help conversion utility.