Table of Contents Previous page Next page Index

ModelSim

Model Technology Inc.


mti_HigherRegion()

Gets the parent region of a region.

Syntax

parent_id = mti_HigherRegion( region_id ) 

Returns

Name
Type
Description
parent_id
mtiRegionIdT
A handle to the parent region of the specified region

Arguments

Name
Type
Description
region_id
mtiRegionIdT
A handle to a VHDL or Verilog region

Description

mti_HigherRegion() returns a handle to the parent region of the specified region or NULL if the specified region is a top-level region. The specified and returned region IDs can be handles to either VHDL or Verilog regions.

Related functions

mti_FindRegion()

mti_FirstLowerRegion()

mti_GetTopRegion()

mti_NextRegion()

Example

FLI code

#include <mti.h>

void printHierarchy( mtiRegionIdT region, int indent )
{
  char *       region_name;
  mtiRegionIdT parent;
  mtiRegionIdT regid;

  region_name = mti_GetRegionFullName( region );
  mti_PrintFormatted( "%*cRegion %s", indent, ' ', region_name );
  mti_VsimFree( region_name );
  parent = mti_HigherRegion( region );
  if ( parent ) {
    mti_PrintFormatted( "   (Parent region is %s)\n",
                       mti_GetRegionName( parent ));
  } else {
    mti_PrintFormatted( "\n" );
  }
  indent += 2;
  for ( regid = mti_FirstLowerRegion( region );
        regid; regid = mti_NextRegion( regid ) ) {
    printHierarchy( regid, indent );
  }
}

void loadDoneCB( void * param )
{
  mti_PrintMessage( "\nLoad Done phase:\n" );
  printHierarchy( mti_GetTopRegion(), 1 );
}

void initForeign(
  mtiRegionIdT       region,   /* The ID of the region in which this     */
                               /* foreign architecture is instantiated.  */
  char              *param,    /* The last part of the string in the     */
                               /* foreign attribute.                     */
  mtiInterfaceListT *generics, /* A list of generics for the foreign model.*/
  mtiInterfaceListT *ports     /* A list of ports for the foreign model.   */
)
{
  mti_AddLoadDoneCB( loadDoneCB, 0 );
  mti_PrintMessage( "\nElaboration phase:\n" );
  printHierarchy( mti_GetTopRegion(), 1 );
} 

HDL code

entity for_model is
end for_model;

architecture a of for_model is
  attribute foreign of a : architecture is "initForeign for_model.sl";
begin
end a;

entity inv is
  generic ( delay : time := 5 ns );
  port ( a : in bit;
         b : out bit
       );
  end inv;

architecture b of inv is

begin 
  b <= a after delay;
end b;

entity mid is
end mid;

architecture a of mid is

  signal s1 : bit := '0';
  signal s2 : bit := '0';
  signal s3 : bit := '0';
  signal s4 : bit := '0';

  component for_model is
  end component;

  for all : for_model use entity work.for_model(a);

  component inv is
    generic ( delay : time := 5 ns );
    port ( a : in bit;
           b : out bit
         );
  end component;

begin

  flip : inv port map ( s3, s4 );

  i1 : for_model;

  s1 <= not s1 after 5 ns;
  s3 <= not s3 after 5 ns;

  toggle : inv port map ( s1, s2 );

end a;

entity top is
end top;

architecture a of top is
  component mid is
  end component;
begin
  inst1 : mid;
end a; 

Simulation output

% vsim -c top
Reading .../modeltech/sunos5/../tcl/vsim/pref.tcl 

# 5.4b

# vsim -c top 
# Loading .../modeltech/sunos5/../std.standard
# Loading work.top(a)
# Loading work.mid(a)
# Loading work.inv(b)
# Loading work.for_model(a)
# Loading ./for_model.sl
# 
# Elaboration phase:
#  Region /top
#    Region /top/inst1   (Parent region is top)
#      Region /top/inst1/i1   (Parent region is inst1)
#      Region /top/inst1/flip   (Parent region is inst1)
# 
# Load Done phase:
#  Region /top
#    Region /top/inst1   (Parent region is top)
#      Region /top/inst1/flip   (Parent region is inst1)
#      Region /top/inst1/i1   (Parent region is inst1)
#      Region /top/inst1/toggle   (Parent region is inst1)
VSIM 1> quit 


Model Technology Inc.
Voice: (503) 641-1340
Fax: (503)526-5410
http://www.model.com
sales@model.com
TOC PREV NEXT INDEX

ModelSim