

## Design For Test Methodology Applied Across Design and Support Cycles

RASSP Lockheed Martin Program Review November, 1996 Camden, New Jersey

Lockheed Martin Advanced Technology Laboratories R. J. Tarzaiski (609) 338-4046 rtarzais@atl.lmco.com

S. Sharma (609) 338-4029 ssharma@atl.lmco.com

## RASSP DFT Methodology





#### TECHNICAL OBJECTIVES

- Develop singular test philosophy across all life cycle phases supported by a methodology using commercial tools
- Introduce DFT as early as possible to reduce cost/time for test at all life cycle phases
- Develop ABIST and BSCAN tools (LV Software) that can support board design

#### BENEFITS

- Consolidated requirements set maximizes reuse to minimize test development costs
- Offer potential cost reduction during each life cycle phase (design, manufacturing, field support)
- Reduce project life cycle test cost by 2.3X
- Reduce cost of test in manufacturing by 2.7X
- Reduce product life cycle cost up to 20%
  - Standardized reusable test strategies and testability building blocks enhance reuse

## DFT Integration Into RASSP Methodology



Available DFT Methodology Outputs



#### **TECHNICAL OBJECTIVES**

- Define opportunities and ethods to introduce DFT into all life cycle phases of a DSP project
- Reduce project life cycle cost by up to 20% by DFT inclusion
- Support DFT introduction by providing training in methodology and specific tool usage
- Integrate commercial tools for DFT into project workflow definitions to obtain advantages of cost/time reductions promoted by DFT

#### BENEFITS

- RASSP DFT Methodology effects cost/ time improvements for their products > 2X savings in test
- Integrated tools minimizes disjoint test/ validation

#### RASSP DFT Generates Library-Grade Reusable Test HW/SW Elements





#### **TECHNICAL OBJECTIVES**

- Create DFT component models/procedures which are installable in project designs across design, manufacturing, and field phases
- Contribute to architectures selection process as Figure Of Merit entry
- Create reusable elements
  - Procedure Templates
  - VHDL Models
  - Test Procedures
  - Test Vector Sets

#### BENEFITS

- Eliminate need for redevelopment of design, manufacturing, and field elements which span a variety of projects
- Shorten installation time of DFT for a project
- Reduction of actual test time and cost for a project



## RASSP DFT CAE/CAD Tools

•Participants and Products

- -Logic Vision
  - ICRAM BIST Suite
  - memBIST-XT (10/96 release)
  - ABIST to be developed to support preeminent role of BIST and BSCAN (12/96)
- —Teradyne
  - VICTORY
  - Parallel Port Tester (PPT)
- -ASSET Intertech, Inc.
  - ASSET
- -STS/Lockheed Martin ATL
  - LM ATL developed TSD EXCEL spreadsheets (5/96)



#### **DFT Support Tools**

- DETEX Systems, Inc.
  - STAT
- NUWC
  - WSTA
- IKOS Systems
  - Voyager

## **DFT Design Impact**



- Insertions/Utilizations
  - -Methodology Publication
    - Elements of Methodology installed at GES, Moorestown, NJ, E&M, Orlando FL
  - -Beta Site Training/Other Presentation Support
    - Lockheed Martin Companies, JAST Program Office, commercial companies (Chrysler, Delco) investigating insertion of DFT into their design/manufacturing processes
  - —AM3 Program
    - RASSP DFT methodology accepted as baseline Enhanced Built In Test (EBIT) insertion approach
  - -LM Engineering Process Improvement (EPI) Activity
    - RASSP DFT methodology recommended as Lockheed Martin corporate standard
  - -CAD/CAE tool integration activity
    - Several commercial tools modified/enhanced to support DFT insertion
- •Related Effort
- - RASSP DFT activity supplies baseline testing methodology as a reference for application of virtual test technology

## **Expanded Definition of "Test"**







#### Relationship of Test Requirements, Test Strategies and Test Architectures





## **Application Example**

# RASSP DFT Methodology Goals and DFT Solution



#### • DFT Methodology Goals

- Hierarchical approach integrated with RASSP processes
- Foster reuse of test and BIST/DFT elements
- Guided, but not driven, by existing tools
- Accommodate presence of COTS in a system

#### DFT Solution

- Singular test architecture for Design, Manufacturing, Field to reduce development effort
- Predictable, Verifiable, Measurable process for DFT development
- BIST/Boundary Scan test means priority
- Hierarchical, independent test and maintenance architecture

## Test Requirement Template



| a. Test Phase                                                       | e. Fault Model Assumption                                                                                                                                             |  |  |  |  |
|---------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Design (e.g., simulation, prototype debug qualification test, etc.) | The definition of a "fault." For example, single stuck-at fault, multiple stuck-at fault, delay fault, intermittent fault,                                            |  |  |  |  |
| Production (e.g., go/no test, diagnostic test, repair               | transient fault, etc.                                                                                                                                                 |  |  |  |  |
| verification, etc.)                                                 |                                                                                                                                                                       |  |  |  |  |
| Field (e.g., operational, organizational, intermediate, depot)      | An equation defining the metric. For example, fault detection coverage might be defined as the total number                                                           |  |  |  |  |
| b. Test Means                                                       | of faults detected automatically by BIST, divided by the                                                                                                              |  |  |  |  |
| BIST                                                                | number of possible faults, with "fault" defined by the fault model above.                                                                                             |  |  |  |  |
| Test Equipment                                                      | g. Prediction and Validation Weighing Factors                                                                                                                         |  |  |  |  |
| Manual procedures                                                   | The factors used to allocate the requirements and later                                                                                                               |  |  |  |  |
| Mix of above                                                        | to calculate system values from lower level values. For                                                                                                               |  |  |  |  |
| c. Test Mode                                                        | example, failure rate, usage rate, mission criticality etc                                                                                                            |  |  |  |  |
|                                                                     | h. Quantitative Requirement                                                                                                                                           |  |  |  |  |
| Power-on test                                                       |                                                                                                                                                                       |  |  |  |  |
| On-line concurrent (including interfering vs. non-<br>interfering)  | "quantitative definition" above. For example "98%."                                                                                                                   |  |  |  |  |
| On-line non-concurrent (including periodic vs. event-               | i. Allowable Requirement Compliance Tracking                                                                                                                          |  |  |  |  |
| driven, operator invoked or software invoked)                       | Methodologies                                                                                                                                                         |  |  |  |  |
| Off-line                                                            | The means that may be used to track compliance to the                                                                                                                 |  |  |  |  |
| d. Degree of Allowable External Support                             | requirement throughout the life cycle of the system. For                                                                                                              |  |  |  |  |
| Operator may be "in the loop" to help achieve requirement           | example, topological dependency models at the<br>prediction stage, fault simulation at the validation stage<br>and instrumentation or automatic fault-history logging |  |  |  |  |
| Troubleshooter may be "in the loop" to help achieve requirement     | the measurement stage.                                                                                                                                                |  |  |  |  |
| Job performance aid may be used to help achieve<br>requirement      |                                                                                                                                                                       |  |  |  |  |



## Anatomy of a Test Strategy Diagram



Key construct to bridge requirements to implementation, manufacturing and field support.

## Role of TSD



- Document the Singular Test Philosophy for all phases of a project
- Establish a monitored test strategy which will result in complete satisfaction of the consolidated requirements
- Compare predictions, verifications, and measurements to requirements throughout program life cycle
- Flag significant deviations from requirements
- Inform designer what is expected from different levels of test
- Ensure that test process is validated and accepted by designers



- •TSD describes effectiveness of test means for detection, isolation, and correction of flaws/faults
- •TSD used in sets implemented as EXCEL workbook
- •TSD0/TSD1 set typical contents on 3 worksheets
  - -Requirements, Predicted values, and Differences between requirements and predictions
- TSD0/1 will evolve to TSDn as system is better defined
  - Addition of worksheets to support monitoring verification and measurements at lower architectural levels
- Downward and upward data flow provided by EXCEL intersheet communication process

## *Typical TSD as an EXCEL Workbook*







## EXCEL TSD Example

| _             |                                                     |                  |                         |         |                        |                              | N                 | licroso                | ft Excel       | - 3DI  | M2FE.>                 | <ls< th=""><th></th><th></th><th></th><th></th><th></th><th></th><th><b>- +</b></th></ls<> |       |                        |              |      |                        |                  | <b>- +</b> |
|---------------|-----------------------------------------------------|------------------|-------------------------|---------|------------------------|------------------------------|-------------------|------------------------|----------------|--------|------------------------|--------------------------------------------------------------------------------------------|-------|------------------------|--------------|------|------------------------|------------------|------------|
| -             | <u>F</u> ile                                        | <u>E</u> dit     | t <u>V</u> iew          | lns     | ert F                  | <u>o</u> rmat                | Too               | ls <u>D</u> a          | ata <u>W</u>   | /indov | v <u>H</u> e           | lp                                                                                         |       |                        |              |      |                        |                  | \$         |
| Г             |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
|               |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| A             | Arial Narrow 🛨 10 🛨 B Z U 🗐 🗐 🕏 😵 , 🐄 🖓 🖽 🛨 🔁 🛨 🎦 🛨 |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
|               |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
|               |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        | 2 DU         | ME   | <u>n</u> N             |                  | <u> </u>   |
| _             | V34                                                 | 1                | L <u>+</u>              |         |                        | -                            | ٤                 |                        | -              | _      | -                      |                                                                                            | н     |                        | •            |      | •                      |                  |            |
| •             | _                                                   |                  |                         | -       | -<br>Brid              | GING, OP                     | -<br>En, stu      | CK-AT FA               | ULTS HAN       | DLED D | URING M                | ANUFAC                                                                                     | TURIN | G TEST                 | •            | -    | _                      |                  | •          |
| 2             | Enter Re                                            | cariren<br>Europ | ents, Flow              | Dore of | <u>open e</u>          | <u>d Vəlues i</u><br>Tuck at | Here<br>E Alli Te |                        |                |        |                        |                                                                                            |       | FHECA                  |              |      |                        |                  |            |
| •             |                                                     | Flaw P           | ор. і.е. вг             | UDGING  | , UPEN, S              |                              | FAULIS            | •                      |                |        |                        |                                                                                            |       | Waight                 | 1            |      |                        |                  |            |
| 5             |                                                     |                  | 1000.00                 |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| <u>в</u><br>7 | Detection                                           | -                | 65.00 <b>2</b>          | 350.0   | 10.002                 | -                            | 315.0             | 40.002                 | - 111.1.       | 189.00 | 50.002                 | -<br>451.1-                                                                                | 94.5  | 50.002                 | - 336.8-     | 47.3 | 95.28%                 | 1131.3.          |            |
| •             |                                                     |                  | 43                      |         | Tral Casl              | 421                          |                   | T  C                   | 671            |        | Tral Caal              | 6388                                                                                       |       | T  C                   | 433          |      | Tral Caal              | <u> </u>         |            |
| ,             |                                                     | <u> </u>         | 650.0                   |         |                        | 35.00                        | 54.00             |                        | 126.00         | 108.00 |                        | 94.50                                                                                      | 101.2 |                        | 47.25        | 74.2 |                        |                  |            |
| 18<br>11      | isolation                                           | -<br>rel Tier    | 35.00 <b>2</b><br>225.1 | 32.5    | 20.002                 | 20.002                       | 54.00             | 40.002                 | 40.002         | 100.00 | 50.002                 | 50.002<br>(SI.I.                                                                           | 101.3 | 50.002                 | 50.002       | 14.3 | 99.40%<br>TrailTime    | 1131.3.          |            |
| 12            |                                                     |                  | 617.5                   |         | Tral Casl              | \$13<br>13.50                |                   | Tral Cast              | 454<br>72.00   |        | Tral Cast              | \$287<br>101,25                                                                            |       | Tral Caal              | 442<br>74,25 |      | Tral Cast              | <u>+114</u>      |            |
| 13            | Correctio                                           |                  | 0.002                   | 618     | 0.002                  | 0.002                        | 631               | 0.002                  | 0.002          | 703    | 0.002                  | 0.002                                                                                      | 804   | 100.002                | 100.002      | -    | 100.00%                |                  |            |
| 15            |                                                     | ral Tiar         | 1.1.                    |         | Tral Tiar<br>Tral Casl | 1.1.                         |                   | Tral Time<br>Tral Casl | 1.1.           | •      | Tral Tiar<br>Tral Casl | 1.1.                                                                                       | -     | Tral Tiar<br>Tral Casl | 1358.8.      |      | Tral Tiar<br>Tral Casl | 1958.8.          |            |
|               |                                                     |                  |                         |         |                        | -                            |                   |                        | -              |        |                        | -                                                                                          |       |                        | 878.5        |      |                        |                  |            |
| 18            |                                                     | <b>INSP</b>      | ECTION                  |         | BI                     | ST                           |                   | BS-                    | ATE            |        | A                      | TE ]                                                                                       |       | M                      | AN           |      | TOTAL                  |                  |            |
| 13<br>28      |                                                     | ral tiar         | 451.1.                  |         | Tral Tiar<br>Tral Caal | 1.6.<br>414                  |                   | Tral Tiar<br>Tral Caal | 368.8.<br>4123 |        | Tral Tiar<br>Tral Caal | 111.1.<br>61112                                                                            |       | Tral Tiar<br>Tral Caal | 2822.84      |      | Tral Tiar<br>Tral Caal | 3732.6-<br>41432 |            |
| 21 22 23      |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| 24<br>25      |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| 26            |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| 28            | Fia. 2.                                             | 3.2.2            | -3a, BM                 | 13 TSI  | D1 She                 | et 1 - R                     | equire            | ements                 | TSD fo         | r FE   |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| 23            | g                                                   |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| 31            |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| 32            |                                                     |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |
| 34            |                                                     | a A              | -                       |         | r r                    | 10.1                         | <i>.</i>          | ·                      |                | 1.0    |                        | п.г.т                                                                                      |       |                        |              |      |                        |                  |            |
|               |                                                     | ll ∖ He          | quiremer                | nts∠⊢   | rediction              | / Pred-                      | Regt /            | Require                | ements (2)     | _∕ Ve  | enfication             |                                                                                            |       |                        |              |      |                        |                  |            |
| R             | eady                                                |                  |                         |         |                        |                              |                   |                        |                |        |                        |                                                                                            |       |                        |              |      |                        |                  |            |



## TSD Hierarchy



## **TSD Value Population**



- Three quantitative measures used in BM3 TSD structure
  - Transfer Function for fault coverage
  - Cost Attribute
  - Time Attribute
- **Transfer function** values selected from experience base or specific knowledge of test means coverage
  - First assignments will be Predictions subject to modification
- **Cost attribute** values assigned on basis of economic analysis of the proposed application of test means sequence
  - fixed (test equipment) and variable costs (labor)
  - may be based on previous experience
- **Time attribute** value assigned primarily from experience base

## **Test Means Sequence**



- General Rule : Assign test means in order of "effectiveness" measured by highest flaw/fault coverage or shortest execution times
- Always minimize the number of faults passed on to expensive, time consuming tests (where possible)
  - Manual usually most expensive and slowest reserve for last
  - For BM3, the preferred performance sequence is :

- BIST, BS-ATE, ATE, MANUAL

- Transfer functions combine as :
  - Total Coverage = (1 TF1)(1 TF2)(1 TF3) ...(1 TFn)
- Sequencing and magnitude variations trade-offs are a significant feature of the TSD

- Time and economic effects become manifest

### **Preliminary Economic Models for Prediction**



- Must be based upon a specific project (e.g., BM3) a Company testing model (available test means) and the TSD structure for the project
- For BM3 the following test means are available
  - —Inspection
  - —BIST
  - —BS-ATE
  - —ATE
  - -MANUAL
  - -SIMULATION
  - -OPERATIONAL TEST



- •Number of FEs to be produced 500
  - —Total number of boards 1500
- •Labor rate \$75.00 per hour
- Production Interval 1 year
- •ATE Investment for project \$500000
- •Test Means are **always** Applied Where Specified in the TSDs No Tests Skipped
- Some Overlap Exists Among Faults Detectable by Test Means - Efficiency Better than simple application implies

—Use efficiency factor to estimate this effect

## Fixed Cost Model



| Test Means | Fixture Cost | Non-Recur Labor       | Test Eq | Cost/Board |
|------------|--------------|-----------------------|---------|------------|
| INSPECTION | 1000         | 3000 (40 hr)          | 0       | 2.60       |
| BIST       | 1000         | 15000 (200 hr)        | 1000    | 11.33      |
| BS-ATE     | 4000         | 30000 (400 hr)        | 20000   | 36.00      |
| ATE        | 4000         | 30000 (400 hr)        | 500000  | 349.00     |
| MANUAL     | 1000         | 6000 (80 hr)          | 5000    | 8.00       |
| SIMULATION | 0            | 30000 (400 hr)        | 0       | 20.00      |
|            | ALTEOT N     | armal Field Operation | No cost |            |

**OPERATIONAL TEST - Normal Field Operation - No cost** 

TOTAL FIXED COST / BOARD - \$ 426.93

## Life Cycle Test Means Application Distribution (BM3)



| Phase                         | #TSDs | INSP | SIM | BIST | BS-ATE | ATE | MAN | OP |  |
|-------------------------------|-------|------|-----|------|--------|-----|-----|----|--|
| Design                        | 1     | 0    | 1   | 1    | 1      | 1   | 1   | 0  |  |
| Man                           | 4     | 4    | 0   | 4    | 4      | 4   | 4   | 0  |  |
| Fld-Dep                       | ) 1   | 0    | 0   | 1    | 1      | 1   | 1   | 0  |  |
| Fld-Org                       | 2     | 0    | 0   | 2    | 0      | 0   | 2   | 1  |  |
| TOTAL TEST MEANS APPLICATIONS |       |      |     |      |        |     |     |    |  |

4 1 8 6 6 8 1

## **Test Time Model**



#### Test Time Performance per Board

| Test Means | Indiv Test | Alloc  | Effic  | Effective |
|------------|------------|--------|--------|-----------|
|            | Time       | Factor | Factor | Time      |
|            |            |        |        |           |
| INSPECTION | 300 s      | 4      | 1/4    | 300 s     |
| BIST       | 0.1 s      | 8      | 8/8    | 0.8 s     |
| BS-ATE     | 120 s      | 6      | 3/6    | 360 s     |
| ATE        | 300 s      | 6      | 3/6    | 900 s     |
| MANUAL     | 300 s      | 8      | 4/8    | 1200 s    |
| SIMULATION | 0          |        |        |           |
| OP TEST    | 0          |        |        |           |

## Variable Cost Model



#### •Assumption - Variable cost is test labor time

| Test Means   | Test Time        | Test Labor Cost/ Board               |       |
|--------------|------------------|--------------------------------------|-------|
|              |                  |                                      |       |
| INSPECTION   | 300 s            | 6.25                                 |       |
| BIST         | 0.8 s            | -                                    |       |
| BS-ATE       | 360 s            | 7.50                                 |       |
| ATE          | 900 s            | 18.75                                |       |
| MANUAL       | 1200 s           | 25.00                                |       |
| SIMULATION - | Part of Design I | Engineering Effort                   |       |
| OPERATIONAL  | TEST - No add    | ditional cost for observation of res | ults. |

- Total Variable Cost/Board (All Project Phases) 57.50
- Variable Costs lower than fixed costs in this case



- Original plan for TSD was population of complete hierarchy
  - -Still valid concept where required
- •TSD is a strategy evaluator and planning tool
  - -Allocates cost, time, and fault coverage to test means
  - Allows consideration of effects of means interchange and fault coverage reallocation
- Hierarchical in nature to allow its use at various levels of packaging as required
  - —All entries to all levels of system phases and packaging levels may not be needed
- •TSD usage extent is **project** and **Company** specific



## **DFT Payback Analysis**

**Economic Justification** 



- Economics *always* an issue
- Generally accepted that DFT insertion can reduce project life cycle cost
- Applicable historical data base for cost justification is currently (usually) limited
- •Test ecomomics is *project* and *Company* specific
- Assumption-based economic analysis offers an alternative



- •Two aspects of project economics coexist
  - —Project Phase economics
  - Project Life Cycle economics
- Each view seeks to minimize cost in its own domain
- Recognize that conflicts will exist when DFT insertion is considered for a project
  - Basis : Increasing cost of *design* to achieve *life cycle* cost reduction

## DFT Payback Analysis Procedure



- Specify a cost distribution over life cycle model
- Define assumptions or use actual values to partition costs among design, manufacturing, and field support phases
- •Obtain pre-DFT testing cost
- •Obtain post-DFT testing cost Impose DFT methodology and reevaluate cost of testing
- Draw Conclusions



### Assumed LCC distribution across phases

- —Design 10%
- —Manufacturing 35%
- —Field Support 55%
- Model based on historical costs of a project producing large number (1000s) of boards
- Not obvious but absolute values for the estimates are not critical
- •Limited model is still useful as long as limitations are understood



- Test equipment and TPS needs are established by project requirements
  - —Both are major cost items
- •Two possibilities for cost reduction :
  - —Eliminate TE and TPS
  - Include ATE in all project life cycle phases and reuse TPS throughout project life cycle
- Typical existing economics analyses compare boundary scan (BS) and non-boundary scan test scenarios



- Design Phase (Test Development)
  - -30 % design cost for test design
  - —3 % of LCC
- Manufacturing Phase
  - 30% manufacturing cost for test setup and execution
     10 % LCC
- Field Support Phase (Hardware intensive project)
  - -3% LCC for TPS reengineering (conservative)
  - -1.4 % LCC spares test
- 17.4 % LCC attributed to test



- Design Phase
  - -20 % additional design effort for DFT insertion
  - —LCC *increase* from 3 % to 3.6 %
- Manufacturing Phase
  - Design phase test vector (TPS) reuse and BIST / BS architecture reduce manufacturing test component of LCC to 3.75 % from 10 % (2.7 X)
- Field Support Phase
  - —TPS reuse *reduces* cost of TPS reengineering and spares testing from 4.4 % LCC to 0.44 % LCC (10 X)
- •7.8 % LCC attributed to test

## **Conclusions of Payback Analysis**



- Pre-DFT test LCC / Post-DFT test LCC = 2.3 X
- Manufacturing test cost reduction factor = 2.7 X
- Potential LCC reduction from DFT insertion
  - > 20 %
  - Direct cost reduction 17.4 % (pre-DFT testing) 7.8 % (post-DFT testing) = 9.6 % LCC
  - —Indirect cost reduction (lower spare count) = 6 %
  - -Repair labor cost savings 5 %

# •20 % LCC reduction is 1/6 (approx) of RASSP goal of 4 X



## FPGA-Based Board Level BIST Technique

## Background



- Design dilemma
  - Extensive use of COTS components can restrict use of available DFT approaches - tends to create "untestable" designs
  - —Need for DFT does not diminish
- Dilemma can be resolved for boards with busbased architecture used in many systems
  - —Processor/memory board
  - —Memory board



- Serve as a test means which can be installed and verified during project design and used during manufacturing and field support project phases
- •FPGA-based board BIST can replace external ATE as a test means during manufacturing
- •Test COTS components in field environment
  - —Moves complex COTS components from "get out of the way" category into "follow/lead" categories
- •Connect to existing boundary scan interface in a system to test non-boundary scan components

## Description of FPGA-based Board Level BIST Concept



Attach an FPGA to a system bus

—Use existing reprogrammable or added device

- Design and install tester circuitry matched to bus components and JTAG interface in FPGA — Design and circuitry synthesis generated by SW tools
- Trigger BIST and have FPGA execute test of all components attached to bus then report results of test

—Use selection capability of components for isolation

#### A low-cost, reprogrammable, busoriented, FPGA-based, embedded/ external Board BIST





FPGA-based board level BIST provides controllability and observability of Non-compliant, JTAG, regular-structure COTS

## Enhanced COTS Testability via FPGA-Based Board BIST



- •BIST is performed at-speed
- Processor not required on the board
- Same BIST is executable in manufacturing and field test project phases
- •Can use existing on board reprogrammable FPGA, added on board FPGA, or external FPGA connected at time of test
- •No special operator skills required
- JTAG 4/5 line TAP interface
- Simple PC interface suitable for field support

## PC Control of BIST via PPT (Parallel Port Tester)



- PPT is SW (Teradyne) which controls a JTAG interface via hardware connection to the parallel port of a PC
- •PC can apply any vector supplied in Serial Vector Format (SVF) to JTAG TAP
  - —Can include board BIST FPGA control and standard JTAG component I/O
- Standard PC assumes role of test equipment capable of BIST and JTAG component control in manufacturing or field environments

—Portable PC can be used in field environment



- •Use BIST tool to generate VHDL code for JTAG test access port
- •Create VHDL tester code matched to components to be tested
  - —Address and data generation, read/write commands
  - —Functional/test selector circuitry
- •Use VHDL models of components to be tested in testbench with tester code
- Synthesize VHDL code into FPGA program to create tester in hardware

## Process Flow of FPGA Based Board Level BIST





#### Reconfigurable Embedded/External Board BIST







- •VHDL testbench execution of external test of 256K x 4 SRAM has been demonstrated
  - -Complete SRAM tester circuitry
  - -Complete functional/test selector circuitry
  - —Complete JTAG TAP interface
  - —True external SRAM operation



## Reuse and Lessons Learned Catalogs

## Reusable DFT Methodology Components



Selected reuse component source areas

- -Methodology
- -Test plan definition
- —Modeling and tool evaluation
- —Test economic analyses

## Methodology Reuse Components



- Basic methodology application procedure
- •Requirements consolidation procedure
- •Requirements template
- Complete Consolidated Requirements document
- •TSD EXCEL spreadsheet templates
- Economic analysis procedure for TSD value population

## Test Plan Related Reuse Components



- Board examination procedure illustrated by BM3 test plan
- •TSD-based path to development of test procedure
- Company and project test means analysis procedure and specific applications of the means to generic components
- •Test procedure template

## Reuse Components From Modeling and Tool Evaluation



- •VHDL models verified for JTAG 1149.1 Test Bus Controller and 8245-class buffers
- Tool validations and procedures
- Board level BIST concept for bus-oriented boards

## Reusable Features of Test Economics



- Procedure for populating TSD spreadsheets with economic data
- Spreadsheets as hierarchical (multisheet and multiworkbook) templates
- Procedure for high level economic analysis
- Procedure for use of TSDs for economic optimization

## DFT Methodology Application - Lessons Learned



- •Use of procedures and components of DFT methodology can be optimized
  - -Entire DFT methodology is requirements-based
  - **Test plans** verify satisfaction of requirements using an optimized ordered set of test means
  - Modeling and tool evaluation contribute to both specific projects and future DFT applications
  - *Test economic* analysis always is important

## DFT Methodology Lessons Learned



- Correct consolidated requirements specification is the primary enabler of the DFT methodology
- Prediction TSDs are best constructed by experienced designers
- TSDs should be applied as needed a full hierarchical set of TSDs is not needed for every project
- Use the TSD to explore testing of project areas which are not fully understood
- •Use the TSD for test sequence optimization

## Test Plans Lessons Learned



- •Test plans must verify satisfaction of all requirements process and customer specified
- •Maximize use of BIST and boundary scan test means to minimize cost and time
- A comprehensive critical analysis of a Company's testing infrastructure can suggest (or force) test means selection for projects
- Keep good records of test results to ease burden of future test definition

## Modeling and Tool Evaluation Lessons Learned



- Accumulate VHDL models from any source and add to a reuse library *before* a project starts
- Verify all models
- Consider new tools for oppportunities to provide simpler manufacturing/field testing
- Always examine possibilities for implementing board level BIST to maximize testability

## *Test Economics Lessons Learned*



- For a product manufactured in quantity, the cost of DFT will be justified by test cost/time savings in maufacturing or in field support
- Maintain detailed economic records of every project to support economic analyses - validated cost bases are invaluable